

# Angle Sensor

GMR-Based Angle Sensor

# TLI5012B E1000

# Data Sheet

Rev. 1.1, 2015-09

# Sense & Control







| Revision History                                              |                     |  |  |  |  |  |
|---------------------------------------------------------------|---------------------|--|--|--|--|--|
| Page or Item Subjects (major changes since previous revision) |                     |  |  |  |  |  |
| Rev. 1.1, 2015                                                | -09                 |  |  |  |  |  |
| Chapter 1.4                                                   | Disclaimer modified |  |  |  |  |  |
|                                                               |                     |  |  |  |  |  |

#### Trademarks of Infineon Technologies AG

AURIX<sup>™</sup>, C166<sup>™</sup>, CanPAK<sup>™</sup>, CIPOS<sup>™</sup>, CIPURSE<sup>™</sup>, EconoPACK<sup>™</sup>, CoolMOS<sup>™</sup>, CoolSET<sup>™</sup>, CORECONTROL<sup>™</sup>, CROSSAVE<sup>™</sup>, DAVE<sup>™</sup>, DI-POL<sup>™</sup>, EasyPIM<sup>™</sup>, EconoBRIDGE<sup>™</sup>, EconoDUAL<sup>™</sup>, EconoPIM<sup>™</sup>, EconoPACK<sup>™</sup>, EiceDRIVER<sup>™</sup>, eupec<sup>™</sup>, FCOS<sup>™</sup>, HITFET<sup>™</sup>, HybridPACK<sup>™</sup>, I<sup>2</sup>RF<sup>™</sup>, ISOFACE<sup>™</sup>, IsoPACK<sup>™</sup>, MIPAQ<sup>™</sup>, ModSTACK<sup>™</sup>, my-d<sup>™</sup>, NovalithIC<sup>™</sup>, OptiMOS<sup>™</sup>, ORIGA<sup>™</sup>, POWERCODE<sup>™</sup>; PRIMARION<sup>™</sup>, PrimePACK<sup>™</sup>, PrimeSTACK<sup>™</sup>, PRO-SIL<sup>™</sup>, PROFET<sup>™</sup>, RASIC<sup>™</sup>, ReverSave<sup>™</sup>, SatRIC<sup>™</sup>, SIEGET<sup>™</sup>, SINDRION<sup>™</sup>, SIPMOS<sup>™</sup>, SmartLEWIS<sup>™</sup>, SOLID FLASH<sup>™</sup>, TEMPFET<sup>™</sup>, thinQ!<sup>™</sup>, TRENCHSTOP<sup>™</sup>, TriCore<sup>™</sup>.

#### Other Trademarks

Advance Design System<sup>™</sup> (ADS) of Agilent Technologies, AMBA<sup>™</sup>, ARM<sup>™</sup>, MULTI-ICE<sup>™</sup>, KEIL<sup>™</sup>, PRIMECELL<sup>™</sup>, REALVIEW<sup>™</sup>, THUMB<sup>™</sup>, µVision<sup>™</sup> of ARM Limited, UK. AUTOSAR<sup>™</sup> is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-ig™ of DECT Forum. COLOSSUS™, FirstGPS<sup>™</sup> of Trimble Navigation Ltd. EMV<sup>™</sup> of EMVCo, LLC (Visa Holdings Inc.). EPCOS<sup>™</sup> of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC<sup>™</sup> of Commission Electrotechnique Internationale. IrDA<sup>™</sup> of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2011-11-11



#### **Table of Contents**

## **Table of Contents**

|                | Table of Contents                                        | 4   |
|----------------|----------------------------------------------------------|-----|
|                | List of Figures                                          | 6   |
|                | List of Tables                                           | 7   |
| 1              | Product Description                                      | . 8 |
| 1.1            | Overview                                                 |     |
| 1.2            | Features                                                 |     |
| 1.3            | Application Example                                      |     |
| 1.4            | Disclaimer                                               |     |
| 2              | Functional Description                                   |     |
| 2.1            | Block Diagram                                            |     |
| 2.2<br>2.2.1   | Functional Block Description       Internal Power Supply |     |
| 2.2.1          | Oscillator and PLL                                       |     |
| 2.2.2          | SD-ADC                                                   |     |
| 2.2.4          | Digital Signal Processing Unit                           |     |
| 2.2.5          | Interfaces                                               |     |
| 2.3            | Sensing Principle                                        | 11  |
| 2.4            | Pin Configuration                                        | 13  |
| 2.5            | Pin Description                                          | 13  |
| 3              | Application Circuits                                     | 14  |
| 4              | Specification                                            | 16  |
| 4.1            | Absolute Maximum Ratings                                 | 16  |
| 4.2            | Operating Range                                          | 16  |
| 4.3            | Characteristics                                          |     |
| 4.3.1          | Input/Output characteristics                             |     |
| 4.3.2          | ESD Protection                                           |     |
| 4.3.3          | GMR Parameters                                           |     |
| 4.3.4          | Angle Performance                                        |     |
| 4.3.5<br>4.3.6 | Signal Processing                                        |     |
| 4.3.6          | External clock operation                                 |     |
| 4.4            | Interfaces                                               |     |
| 4.4.1          | Incremental Interface (IIF)                              |     |
| 4.4.2          | Synchronous Serial Communication (SSC)                   |     |
| 4.4.2.1        | SSC Timing Definition                                    |     |
| 4.4.2.2        | SSC Data Transfer                                        | 28  |
| 4.4.3          | Supply Monitoring                                        |     |
| 4.4.3.1        | Internal Supply Voltage Comparators                      |     |
| 4.4.3.2        | V <sub>DD</sub> Overvoltage Detection                    |     |
| 4.4.3.3        | GND - Off Comparator                                     |     |
| 4.4.3.4        | V <sub>DD</sub> - Off Comparator                         |     |
| 5              | Package Information                                      |     |
| 5.1            | Package Parameters                                       |     |
| 5.2            |                                                          |     |
| -              | Package Outline                                          |     |
| 5.3<br>5.4     | Package Outline                                          | 35  |



## Table of Contents

| 5.5 | Marking | <br> | <br> |
|-----|---------|------|------|
| 5.5 | Marking | <br> | <br> |



## List of Figures

## List of Figures

| Figure 1-1  | PG-DSO-8 package                                                                       | 8  |
|-------------|----------------------------------------------------------------------------------------|----|
| Figure 2-1  | TLI5012B E1000 block diagram                                                           | 10 |
| Figure 2-2  | Sensitive bridges of the GMR sensor (not to scale)                                     | 12 |
| Figure 2-3  | Ideal output of the GMR sensor bridges                                                 | 12 |
| Figure 2-4  | Pin configuration (top view)                                                           | 13 |
| Figure 3-1  | Application circuit for TLI5012B E1000 with IIF interface and SSC (using internal CLK) | 14 |
| Figure 3-2  | SSC configuration in sensor-slave mode with push-pull outputs (high-speed application) | 15 |
| Figure 3-3  | SSC configuration in sensor-slave mode and open-drain (bus systems)                    | 15 |
| Figure 4-1  | Allowed magnetic field range as function of junction temperature                       | 17 |
| Figure 4-2  | Offset and amplitude definition                                                        | 20 |
| Figure 4-3  | Additional angle error for temperature changes above 5 Kelvin within 1.5 revolutions   | 21 |
| Figure 4-4  | Signal path                                                                            | 22 |
| Figure 4-5  | Delay of sensor output                                                                 | 22 |
| Figure 4-6  | External CLK timing definition.                                                        | 24 |
| Figure 4-7  | Incremental interface with A/B mode                                                    | 25 |
| Figure 4-8  | Incremental interface with Step/Direction mode                                         | 25 |
| Figure 4-9  | SSC timing                                                                             | 27 |
| Figure 4-10 | SSC data transfer (data-read example)                                                  | 28 |
| Figure 4-11 | SSC data transfer (data-write example)                                                 | 28 |
| Figure 4-12 | SSC bit ordering (read example)                                                        | 30 |
| Figure 4-13 | Update of update registers                                                             | 30 |
| Figure 4-14 | Fast CRC polynomial division circuit                                                   | 31 |
| Figure 4-15 | Overvoltage comparator                                                                 | 32 |
| Figure 4-16 | GND - off comparator                                                                   | 33 |
| Figure 4-17 | V <sub>DD</sub> - off comparator                                                       | 33 |
| Figure 5-1  | PG-DSO-8 package dimension                                                             | 34 |
| Figure 5-2  | Position of sensing element                                                            | 35 |
| Figure 5-3  | Footprint of PG-DSO-8                                                                  | 35 |
| Figure 5-4  | Tape and Reel                                                                          | 36 |



#### List of Tables

## List of Tables

| Table 1-1  | Derivate Ordering codes.                                  | . 8 |
|------------|-----------------------------------------------------------|-----|
| Table 2-1  | Pin Description                                           | 13  |
| Table 4-1  | Absolute maximum ratings                                  | 16  |
| Table 4-2  | Operating range and parameters                            | 16  |
| Table 4-3  | Input voltage and output currents                         | 18  |
| Table 4-4  | Driver strength characteristic                            | 18  |
| Table 4-5  | Electrical parameters for 4.5 V < V <sub>DD</sub> < 5.5 V | 19  |
| Table 4-6  | Electrical parameters for 3.0 V < V <sub>DD</sub> < 3.6 V | 19  |
| Table 4-7  | ESD protection                                            | 20  |
| Table 4-8  | Basic GMR parameters                                      | 20  |
| Table 4-9  | Angle performance                                         | 21  |
| Table 4-10 | Signal processing                                         | 23  |
| Table 4-11 | Internal clock timing specification                       | 24  |
| Table 4-12 | External Clock Specification                              | 24  |
| Table 4-13 | Incremental Interface                                     | 26  |
| Table 4-14 | SSC push-pull timing specification                        | 27  |
| Table 4-15 | SSC open-drain timing specification                       | 28  |
| Table 4-16 | Structure of the Command Word                             | 29  |
| Table 4-17 | Structure of the Safety Word                              | 29  |
| Table 4-18 | Bit Types                                                 | 30  |
| Table 4-19 | Test comparator threshold voltages                        | 32  |
| Table 5-1  | Package Parameters                                        | 34  |
| Table 5-2  | Sensor IC placement tolerances in package                 | 35  |



#### **Product Description**

## 1 **Product Description**





#### Figure 1-1 PG-DSO-8 package

#### 1.1 Overview

The TLI5012B E1000 is a 360° angle sensor that detects the orientation of a magnetic field. This is achieved by measuring sine and cosine angle components with monolithic integrated Giant Magneto Resistance (iGMR) elements. These raw signals (sine and cosine) are digitally processed internally to calculate the angle orientation of the magnetic field (magnet).

The TLI5012B E1000 is a pre-calibrated sensor. The calibration parameters are stored in laser fuses. At start-up the values of the fuses are written into flip-flops, where these values can be changed by the application-specific parameters. Further precision of the angle measurement over a wide temperature range and a long lifetime are improved with the internal autocalibration algorithm.

Data communications are accomplished with a bi-directional Synchronous Serial Communication (SSC) that is SPI-compatible. The sensor configuration is stored in registers, which are accessible by the SSC interface. Additionally the TLI5012B E1000 has Incremental Interface (IIF),

#### Table 1-1 Derivate Ordering codes

| Product Type   | Marking  | Ordering Code | Package  |
|----------------|----------|---------------|----------|
| TLI5012B E1000 | I12B1000 | SP001415550   | PG-DSO-8 |



#### **Product Description**

## 1.2 Features

The TLI5012B E1000 has the following features and pre-configuration. The configuration can be changed via SSC interface.

- Giant Magneto Resistance (GMR)-based principle.
- Integrated magnetic field sensing for angle measurement.
- 360° angle measurement with revolution counter and angle speed measurement.
- Max. 1.9° angle error over lifetime and temperature-range with activated auto-calibration
- Synchronous Serial Communication (SSC) with 15 bit representation of absolute angle value (0.01° resolution)
- Incremental Interface (IIF) with 12 bit resolution of angle value on the output (one count per 0.088° angle step).
- Incremental Interface (IIF) in A/B mode with absolut count enabled (provides absolute value at output)
- Fast angle update period (42.7µs).
- Autocalibration mode 1 enabled.
- Prediction disabled.
- Hysteresis set to 0.703°.
- Bus mode operation of multiple sensors on one line is possible with SSC in open-drain configuration.
- Diagnostic functions and status information.
- IFA/IFB/IFC pins set to push-pull output.
- Bi-directional SSC interface. DATA pin set to push-pull output with 8Mbit/s baud rate (2Mbit/s in open-drain).
- IFA/IFB/IFC pins set to strong driver, DATA pin set to strong driver, fast edge.
- Voltage spike filter on input pads disabled.
- Two separate highly accurate single bit SD-ADC.
- RoHS compliant (Pb-free package).
- Halogen-free.

## 1.3 Application Example

The TLI5012B E1000 GMR-based angle sensor is designed for angular position sensing in industrial and consumer applications such as electrical commutated motor (e.g. BLDC), fans or pumps.

#### 1.4 Disclaimer

The qualification of this product is based on JEDEC JESD47 and may reference existing qualification results of similar products. Such referring is justified by the structural similarity of the products. The product is not qualified and manufactured according to the requirements of Infineon Technologies with regard to automotive applications.



## 2 Functional Description

## 2.1 Block Diagram



Figure 2-1 TLI5012B E1000 block diagram

## 2.2 Functional Block Description

## 2.2.1 Internal Power Supply

The internal stages of the TLI5012B E1000 are supplied with several voltage regulators:

- GMR Voltage Regulator, VRG
- Analog Voltage Regulator, VRA
- Digital Voltage Regulator, VRD (derived from VRA)

These regulators are directly connected to the supply voltage  $V_{DD}$ .

## 2.2.2 Oscillator and PLL

The digital clock of the TLI5012B E1000 is given by the Phase-Locked Loop (PLL), which is by default fed by an internal oscillator. In order to synchronize the TLI5012B E1000 with other ICs in a system, the TLI5012B E1000



can be configured via SSC interface to use an external clock signal supplied on the IFC pin as source for the PLL, instead of the internal clock. External clock mode is only available in PWM or SPC interface configuration.

## 2.2.3 SD-ADC

The Sigma-Delta Analog-Digital-Converters (SD-ADC) transform the analog GMR voltages and temperature voltage into the digital domain.

## 2.2.4 Digital Signal Processing Unit

The Digital Signal Processing Unit (DSPU) contains the:

- Intelligent State Machine (ISM), which does error compensation of offset, offset temperature drift, amplitude synchronicity and orthogonality of the raw signals from the GMR bridges, and performs additional features such as auto-calibration, prediction and angle speed calculation
- COordinate Rotation Digital Computer (CORDIC), which contains the trigonometric function for angle calculation
- Capture Compare Unit (CCU), which is used to generate the PWM and SPC signals
- Random Access Memory (RAM), which contains the configuration registers
- Laser Fuses, which contain the calibration parameters for the error-compensation and the IC default configuration, which is loaded into the RAM at startup

#### 2.2.5 Interfaces

Bi-directional communication with the TLI5012B E1000 is enabled by a three-wire SSC interface. In parallel to the SSC interface, an Incremental Interface (IIF) can be selected, which is available on the IFA, IFB, IFC pins.

### 2.3 Sensing Principle

The Giant Magneto Resistance (GMR) sensor is implemented using vertical integration. This means that the GMR-sensitive areas are integrated above the logic part of the TLI5012B E1000 device. These GMR elements change their resistance depending on the direction of the magnetic field.

Four individual GMR elements are connected to one Wheatstone sensor bridge. These GMR elements sense one of two components of the applied magnetic field:

- X component, V<sub>x</sub> (cosine) or the
- Y component, V<sub>y</sub> (sine)

With this full-bridge structure the maximum GMR signal is available and temperature effects cancel out each other.

In **Figure 2-2**, the arrows in the resistors represent the magnetic direction which is fixed in the reference layer. If the external magnetic field is parallel to the direction of the Reference Layer, the resistance is minimal. If they are anti-parallel, resistance is maximal.

The output signal of each bridge is only unambiguous over 180° between two maxima. Therefore two bridges are oriented orthogonally to each other to measure 360°.

With the trigonometric function ARCTAN2, the true 360° angle value is calculated out of the raw X and Y signals from the sensor bridges.







Figure 2-2 Sensitive bridges of the GMR sensor (not to scale)

Attention: Due to the rotational placement inaccuracy of the sensor IC in the package, the sensors 0° position may deviate by up to 3° from the package edge direction indicated in Figure 2-2.



Figure 2-3 Ideal output of the GMR sensor bridges



## 2.4 Pin Configuration



## 2.5 Pin Description

## Table 2-1 Pin Description

| Pin No. | Symbol          | In/Out | Function                 |  |
|---------|-----------------|--------|--------------------------|--|
| 1       | IFC (IIF_IDX)   | 0      | Interface C: IIF Index   |  |
| 2       | SCK             | I      | SSC Clock                |  |
| 3       | CSQ             | I      | SSC Chip Select          |  |
| 4       | DATA            | I/O    | SSC Data                 |  |
| 5       | IFA (IIF_A)     | 0      | Interface A: IIF Phase A |  |
| 6       | V <sub>DD</sub> | -      | Supply Voltage           |  |
| 7       | GND             | -      | Ground                   |  |
| 8       | IFB (IIF_B)     | 0      | Interface B: IIF Phase B |  |



#### **Application Circuits**

## 3 Application Circuits

The application circuits in this chapter show the various communication possibilities of the TLI5012B E1000. The pin output mode configuration is device-specific and it can be either push-pull or open-drain. The bit IFAB\_OD (register IFAB,  $0D_H$ ) indicates the output mode for the IFA, IFB and IFC pins. The SSC pins are by default push-pull (bit SSC\_OD, register MOD\_3,  $09_H$ ).

**Figure 3-1** shows a basic block diagram of a TLI5012B E1000 with Incremental Interface and SSC configuration. The derivate TLI5012B E1000 is by default configured with push-pull IFA (IIF\_A), IFB (IIF\_B) and IFC (IIF\_IDX) pins.



Figure 3-1 Application circuit for TLI5012B E1000 with IIF interface and SSC (using internal CLK)

In case that the IFA, IFB and IFC pins are configurated via the SSC interface as open-drain pins, three resistors (one for each line) between output line and  $V_{DD}$  would be recommended (e.g.  $2.2k\Omega$ ).



#### **Application Circuits**

#### Synchronous Serial Communication (SSC) configuration

In **Figure 3-1** the SSC interface has the default push-pull configuration (see details in **Figure 3-2**). Series resistors on the DATA, SCK (serial clock signal) and CSQ (chip select) lines are recommended to limit the current in the erroneous case that either the sensor pushes high and the microcontroller pulls low at the same time or vice versa. The resistors in the SCK and CSQ lines are only necessary in case of disturbances or noise.



Figure 3-2 SSC configuration in sensor-slave mode with push-pull outputs (high-speed application)

It is also possible to use an open-drain setup for the DATA, SCK and CSQ lines. This setup is designed to communicate with a microcontroller in a bus system, together with other SSC slaves (e.g. two TLI5012B E1000 devices for redundancy reasons). This mode can be activated using the bit SSC OD.

The open-drain configuration can be seen in **Figure 3-3**. Series resistors on the DATA, SCK, and CSQ lines are recommended to limit the current in case either the microcontroller or the sensor are accidentally switched to pushpull. A pull-up resistor of typ. 1 k $\Omega$  is required on the DATA line.



Figure 3-3 SSC configuration in sensor-slave mode and open-drain (bus systems)



## 4.1 Absolute Maximum Ratings

#### Table 4-1 Absolute maximum ratings

| Parameter                                                   | Symbol          | Values |      |                       |    | Note / Test Condition              |
|-------------------------------------------------------------|-----------------|--------|------|-----------------------|----|------------------------------------|
|                                                             |                 | Min.   | Тур. | Max.                  |    |                                    |
| Voltage on $V_{DD}$ pin with respect to ground ( $V_{SS}$ ) | V <sub>DD</sub> | -0.5   |      | 6.5                   | V  | Max 40 h/Lifetime                  |
| Voltage on any pin with respect to                          | V <sub>IN</sub> | -0.5   |      | 6.5                   | V  |                                    |
| ground (V <sub>SS</sub> )                                   |                 |        |      | V <sub>DD</sub> + 0.5 |    |                                    |
| Junction temperature                                        | TJ              | -40    |      | 125                   | °C |                                    |
| Magnetic field induction                                    | В               |        |      | 200                   | mT | Max. 5 min @ T <sub>A</sub> = 25°C |
|                                                             |                 |        |      | 150                   | mT | Max. 5 h @ T <sub>A</sub> = 25°C   |
| Storage temperature                                         | T <sub>ST</sub> | -40    |      | 125                   | °C | Without magnetic field             |

Attention: Stresses above the max. values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the device.

## 4.2 Operating Range

The following operating conditions must not be exceeded in order to ensure correct operation of the TLI5012B E1000. All parameters specified in the following sections refer to these operating conditions, unless otherwise noted. Table 4-2 is valid for  $-40^{\circ}C < T_J < 125^{\circ}C$  unless otherwise noted.

| Parameter                                                       | Symbol             |      | Values |      | Unit | Note / Test Condition          |
|-----------------------------------------------------------------|--------------------|------|--------|------|------|--------------------------------|
|                                                                 |                    | Min. | Тур.   | Max. |      |                                |
| Supply voltage                                                  | V <sub>DD</sub>    | 3.0  | 5.0    | 5.5  | V    | 1)                             |
| Supply current                                                  | I <sub>DD</sub>    |      | 14     | 16   | mA   |                                |
| Magnetic induction at T <sub>J</sub> =                          | B <sub>XY</sub>    | 30   |        | 50   | тT   | -40°C < T <sub>J</sub> < 125°C |
| 25°C <sup>2)3)</sup>                                            |                    | 30   |        | 60   | тT   | -40°C < T <sub>J</sub> < 100°C |
|                                                                 |                    | 30   |        | 70   | тT   | -40°C < T <sub>J</sub> < 85°C  |
| Extended magnetic induction range at $T_J = 25^{\circ}C^{2)3)}$ | B <sub>XY</sub>    | 25   |        | 30   | mΤ   | Additional angle error of 0.1° |
| Angle range                                                     | Ang                | 0    |        | 360  | 0    |                                |
| POR level                                                       | V <sub>POR</sub>   | 2.0  |        | 2.9  | V    | Power-on reset                 |
| POR hysteresis                                                  | V <sub>PORhy</sub> |      | 30     |      | mV   |                                |

Table 4-2 Operating range and parameters



| Parameter                     | Symbol             | Values |      |      | Unit | Note / Test Condition                                                                                          |
|-------------------------------|--------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------|
|                               |                    | Min.   | Тур. | Max. | -    |                                                                                                                |
| Power-on time <sup>4)</sup>   | t <sub>Pon</sub>   |        | 5    | 7    | ms   | V <sub>DD</sub> > V <sub>DDmin</sub> ;                                                                         |
| Fast Reset time <sup>5)</sup> | t <sub>Rfast</sub> |        |      | 0.5  | ms   | Fast reset is triggered by<br>disabling startup BIST<br>(S_BIST = 0), then enabling<br>chip reset (AS_RST = 1) |

#### Table 4-2 Operating range (cont'd) and parameters

1) Directly blocked with 100-nF ceramic capacitor

2) Values refer to a homogeneous magnetic field ( $B_{XY}$ ) without vertical magnetic induction ( $B_Z = 0mT$ ).

4) During "Power-on time," write access is not permitted (except for the switch to External Clock which requires a readout as a confirmation that external clock is selected)

5) Not subject to production test - verified by design/characterization

The field strength of a magnet can be selected within the colored area of **Figure 4-1**. By limitation of the junction temperature, a higher magnetic field can be applied. In case of a maximum temperature  $T_J = 100^{\circ}$ C, a magnet with up to 60mT at  $T_J = 25^{\circ}$ C is allowed.

It is also possible to widen the magnetic field range for higher temperatures. In that case, additional angle errors have to be considered.



Figure 4-1 Allowed magnetic field range as function of junction temperature.

<sup>3)</sup> See Figure 4-1



### 4.3 Characteristics

## 4.3.1 Input/Output characteristics

The indicated parameters apply to the full operating range, unless otherwise specified. The typical values correspond to a supply voltage  $V_{DD}$  = 5.0 V and 25 °C, unless individually specified. All other values correspond to -40 °C < T<sub>J</sub> < 125°C.

Within the register MOD\_3, the driver strength and the slope for push-pull communication can be varied depending on the sensor output. The driver strength is specified in **Table 4-3** and the slope fall and rise time in **Table 4-4**.

| Table 4-3 | Input voltage and output currents |
|-----------|-----------------------------------|
|           | input foldage and output out offe |

| Parameter                         | Symbol          | Values |      |                       |    | Note / Test Condition                       |
|-----------------------------------|-----------------|--------|------|-----------------------|----|---------------------------------------------|
|                                   |                 | Min.   | Тур. | Max.                  |    |                                             |
| Input voltage                     | V <sub>IN</sub> | -0.3   |      | 5.5                   | V  |                                             |
|                                   |                 |        |      | V <sub>DD</sub> + 0.3 | V  |                                             |
| Output current (DATA-Pad)         | Ι <sub>Q</sub>  |        |      | -25                   | mA | PAD_DRV ='0x', sink current <sup>1)2)</sup> |
|                                   |                 |        |      | -5                    | mA | PAD_DRV ='10', sink current <sup>1)2)</sup> |
|                                   |                 |        |      | -0.4                  | mA | PAD_DRV ='11', sink current <sup>1)2)</sup> |
| Output current (IFA / IFB / IFC - | Ι <sub>Q</sub>  |        |      | -15                   | mA | PAD_DRV ='0x', sink current <sup>1)2)</sup> |
| Pad)                              |                 |        |      | -5                    | mA | PAD_DRV ='1x', sink current <sup>1)2)</sup> |

1) Max. current to GND over open-drain output

2) At V<sub>DD</sub> = 5 V

#### Table 4-4 Driver strength characteristic

| Parameter             | Symbol                                |      | Value | s    | Unit | Note / Test Condition                           |
|-----------------------|---------------------------------------|------|-------|------|------|-------------------------------------------------|
|                       |                                       | Min. | Тур.  | Max. |      |                                                 |
| Output rise/fall time | t <sub>fall</sub> , t <sub>rise</sub> |      |       | 8    | ns   | DATA, 50 pF,<br>PAD_DRV='00' <sup>1)2)</sup>    |
|                       |                                       |      |       | 28   | ns   | DATA, 50 pF,<br>PAD_DRV='01' <sup>1)2)</sup>    |
|                       |                                       |      |       | 45   | ns   | DATA, 50 pF,<br>PAD_DRV='10' <sup>1)2)</sup>    |
|                       |                                       |      |       | 130  | ns   | DATA, 50 pF,<br>PAD_DRV='11' <sup>1)2)</sup>    |
|                       |                                       |      |       | 15   | ns   | IFA/IFB, 20 pF,<br>PAD_DRV='0x' <sup>1)2)</sup> |
|                       |                                       |      |       | 30   | ns   | IFA/IFB, 20 pF,<br>PAD_DRV='1x' <sup>1)2)</sup> |

1) Valid for push-pull output

2) Not subject to production test - verified by design/characterization



| Parameter                       | Symbol           |                     | Values | 6                   | Unit | Note / Test Condition                                                                                                              |  |  |  |
|---------------------------------|------------------|---------------------|--------|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                 |                  | Min.                | Тур.   | Max.                |      |                                                                                                                                    |  |  |  |
| Input signal low-level          | V <sub>L5</sub>  |                     |        | 0.3 V <sub>DD</sub> | V    |                                                                                                                                    |  |  |  |
| Input signal high level         | V <sub>H5</sub>  | 0.7 V <sub>DD</sub> |        |                     | V    |                                                                                                                                    |  |  |  |
| Output signal low-level         | V <sub>OL5</sub> |                     |        | 1                   | V    | DATA; I <sub>Q</sub> = -25 mA (PAD_DRV='0x'),<br>I <sub>Q</sub> = -5 mA (PAD_DRV='10'), I <sub>Q</sub> = -0.4<br>mA (PAD_DRV='11') |  |  |  |
|                                 |                  |                     |        | 1                   | V    | IFA,B,C; $I_Q$ = -15 mA (PAD_DRV='0x'),<br>$I_Q$ = -5 mA (PAD_DRV='1x')                                                            |  |  |  |
| Pull-up current <sup>1)</sup>   | I <sub>PU</sub>  | -10                 |        | -225                | μA   | CSQ                                                                                                                                |  |  |  |
|                                 |                  | -10                 |        | -150                | μA   | DATA                                                                                                                               |  |  |  |
| Pull-down current <sup>2)</sup> | I <sub>PD</sub>  | 10                  |        | 225                 | μA   | SCK                                                                                                                                |  |  |  |
|                                 |                  | 10                  |        | 150                 | μA   | IFA, IFB, IFC                                                                                                                      |  |  |  |

## Table 4-5Electrical parameters for $4.5 V < V_{DD} < 5.5 V$

1) Internal pull-ups on CSQ and DATA pin are always enabled.

2) Internal pull-downs on IFA, IFB and IFC are enabled during startup and in open-drain mode, internal pull-down on SCK is always enabled.

| Parameter                       | Symbol           |                     | Values | ;                   | Unit | Note / Test Condition                                                                                                                  |  |
|---------------------------------|------------------|---------------------|--------|---------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|--|
|                                 |                  | Min.                | Тур.   | Max.                |      |                                                                                                                                        |  |
| Input signal low-level          | V <sub>L3</sub>  |                     |        | 0.3 V <sub>DD</sub> | V    |                                                                                                                                        |  |
| Input signal high level         | V <sub>H3</sub>  | 0.7 V <sub>DD</sub> |        |                     | V    |                                                                                                                                        |  |
| Output signal low-level         | V <sub>OL3</sub> |                     |        | 0.9                 | V    | DATA; I <sub>Q</sub> = -15 mA<br>(PAD_DRV='0x'), I <sub>Q</sub> = -3 mA<br>(PAD_DRV='10'), I <sub>Q</sub> = -0.24 mA<br>(PAD_DRV='11') |  |
|                                 |                  |                     |        | 0.9                 | V    | IFA,IFB; I <sub>Q</sub> = - 10 mA<br>(PAD_DRV='0x'), I <sub>Q</sub> = -3 mA<br>(PAD_DRV='1x')                                          |  |
| Pull-up current <sup>1)</sup>   | I <sub>PU</sub>  | -3                  |        | -225                | μA   | CSQ                                                                                                                                    |  |
|                                 |                  | -3                  |        | -150                | μA   | DATA                                                                                                                                   |  |
| Pull-down current <sup>2)</sup> | I <sub>PD</sub>  | 3                   |        | 225                 | μA   | SCK                                                                                                                                    |  |
|                                 |                  | 3                   |        | 150                 | μA   | IFA, IFB, IFC                                                                                                                          |  |

#### Table 4-6Electrical parameters for 3.0 V < V\_DD < 3.6 V</th>

1) Internal pull-ups on CSQ and DATA pin are always enabled.

2) Internal pull-downs on IFA, IFB and IFC are enabled during startup and in open-drain mode, internal pull-down on SCK is always enabled.



## 4.3.2 ESD Protection

#### Table 4-7 ESD protection

| Parameter   | Symbol           | Values |      | Unit | Notes |
|-------------|------------------|--------|------|------|-------|
|             |                  | Min.   | Max. |      |       |
| ESD voltage | V <sub>HBM</sub> |        | ±4.0 | kV   | 1)    |
|             | V <sub>CDM</sub> |        | ±0.5 | kV   | 2)    |

1) Human Body Model (HBM) according to ANSI/ESDA/JEDEC JS-001

2) Charged Device Model (CDM) according to JESD22-C101

#### 4.3.3 GMR Parameters

All parameters apply over  $B_{XY}$  = 30mT and  $T_A$  = 25°C, unless otherwise specified.

#### Table 4-8 Basic GMR parameters

| Parameter                        | Symbol                          |        | Value | S      | Unit   | Note / Test Condition         |
|----------------------------------|---------------------------------|--------|-------|--------|--------|-------------------------------|
|                                  |                                 | Min.   | Тур.  | Max.   |        |                               |
| X, Y output range                | RG <sub>ADC</sub>               |        |       | ±23230 | digits | Operating range <sup>1)</sup> |
| X, Y amplitude <sup>2)</sup>     | A <sub>X</sub> , A <sub>Y</sub> | 6000   | 9500  | 15781  | digits | At ambient temperature        |
|                                  |                                 | 3922   |       | 20620  | digits | Operating range <sup>1)</sup> |
| X, Y synchronicity <sup>3)</sup> | k                               | 87.5   | 100   | 112.49 | %      |                               |
| X, Y offset <sup>4)</sup>        | O <sub>X</sub> , O <sub>Y</sub> | -2048  | 0     | +2047  | digits |                               |
| X, Y orthogonality error         | φ                               | -11.25 | 0     | +11.24 | 0      |                               |
| X, Y amplitude without magnet    | X <sub>0</sub> , Y <sub>0</sub> |        |       | +4096  | digits | Operating range <sup>1)</sup> |

1) Not subject to production test - verified by design/characterization

2) See Figure 4-2

3)  $k = 100^*(A_X/A_Y)$ 

4)  $O_{Y}=(Y_{MAX} + Y_{MIN}) / 2; O_{X} = (X_{MAX} + X_{MIN}) / 2$ 



Figure 4-2 Offset and amplitude definition



## 4.3.4 Angle Performance

After internal calculation, the sensor has a remaining error, as shown in **Table 4-9**. The error value refers to  $B_Z$ = 0mT and the operating conditions given in **Table 4-2** "**Operating range and parameters**" on **Page 16**.

The overall angle error represents the relative angle error. This error describes the deviation from the reference line after zero-angle definition. It is valid for a static magnetic field. If the magnetic field is rotating during the measurement, an additional propagation error is caused by the angle delay time (see Table 4-10 "Signal processing" on Page 23), which the sensor needs to calculate the angle from the raw sine and cosine values from the MR bridges. In fast-turning applications, prediction can be enabled to reduce this propagation error.

#### Table 4-9 Angle performance

| Parameter                      | Symbol                | Values |      | Unit | Note / Test Condition |                                                            |
|--------------------------------|-----------------------|--------|------|------|-----------------------|------------------------------------------------------------|
|                                |                       | Min.   | Тур. | Max. |                       |                                                            |
| Overall angle error at 25°C    | $\alpha_{\text{Err}}$ |        |      | 1.0  | 0                     | Including lifetime drift <sup>1)2)3)</sup> .               |
| Overall angle error -40°C125°C | $\alpha_{\text{Err}}$ |        |      | 1.9  | 0                     | Including temperature & lifetime drift <sup>1)2)3)4)</sup> |

1) Including hysteresis error, caused by revolution direction change

2) Relative error after zero angle definition

3) With autocalibration (pre-configured by default). No temperature changes >5 Kelvin within 1.5 revolutions considered.

4) Not subject to production test - verified by design/characterization

Autocalibration enables online parameter calculation and therefore reduces the angle error due to temperature and lifetime drifts. The TLI5012B E1000 needs 1.5 revolutions to generate new autocalibration parameters. These parameters are continuously updated. The parameters are updated in a smooth way (one Least-Significant Bit within the chosen range or time) to avoid an angle jump on the output.

If the temperature changes by more than 5 Kelvin during 1.5 revolutions an additional error has to be added to the specified angle error in **Table 4-9**. This error depends on the temperature change (Delta Temperature) as well as from the initial temperature (Tstart) as shown in **Figure 4-3**. Once the temperature stabilizes and the application completes 1.5 revolutions, then the angle error is as specified in **Table 4-9**.

For negative Delta Temperature changes (from higher to lower temperatures) the additional angle error will be smaller than the corresponding positive Delta Temperature changes (from lower to higher temperatures) shown in **Figure 4-3**. The **Figure 4-3** applies to the worst case.







(4.1)

## 4.3.5 Signal Processing





The signal path of the TLI5012B E1000 is depicted in **Figure 4-4**. It consists of the GMR-bridge, ADC, filter and angle calculation. The delay time between a physical change in the GMR elements and a signal on the output depends on the filter and interface configurations. In fast turning applications, this delay causes an additional rotation speed dependent angle error.

The TLI5012B E1000 has an optional prediction feature, which serves to reduce the speed dependent angle error in applications where the rotation speed does not change abruptly. Prediction uses the difference between current and last two angle values to approximate the angle value which will be present after the delay time (see Figure 4-5). The output value is calculated by adding this difference to the measured value, according to Equation (4.1).

$$\alpha(t+1) = \alpha(t) + \alpha(t-1) - \alpha(t-2)$$



Figure 4-5 Delay of sensor output



#### Table 4-10 Signal processing

| Parameter                                      | Symbol               |      | Values | 3    | Unit | Note / Test Condition                 |
|------------------------------------------------|----------------------|------|--------|------|------|---------------------------------------|
|                                                |                      | Min. | Тур.   | Max. |      |                                       |
| Filter update period                           | t <sub>upd</sub>     |      | 42.7   |      | μs   | FIR_MD = 1 (default) <sup>1)</sup>    |
|                                                |                      |      | 85.3   |      | μs   | FIR_MD = 2 <sup>1)</sup>              |
|                                                |                      |      | 170.6  |      | μS   | FIR_MD = 3 <sup>1)</sup>              |
| Angle delay time without                       | t <sub>adelSSC</sub> |      | 85     | 95   | μs   | FIR_MD = 1 <sup>1)</sup>              |
| prediction <sup>2)</sup>                       |                      |      | 150    | 165  | μS   | $FIR_MD = 2^{1}$                      |
|                                                |                      |      | 275    | 300  | μS   | FIR_MD = 3 <sup>1)</sup>              |
|                                                | t <sub>adelIIF</sub> |      | 120    | 135  | μS   | FIR_MD = 1 <sup>1)</sup>              |
|                                                |                      |      | 180    | 200  | μS   | FIR_MD = 2 <sup>1)</sup>              |
|                                                |                      |      | 305    | 330  | μs   | FIR_MD = 3 <sup>1)</sup>              |
| Angle delay time with prediction <sup>2)</sup> | t <sub>adelSSC</sub> |      | 45     | 50   | μS   | FIR_MD = 1; PREDICT = 1 <sup>1)</sup> |
|                                                |                      |      | 65     | 70   | μS   | FIR_MD = 2; PREDICT = 1 <sup>1)</sup> |
|                                                |                      |      | 105    | 115  | μs   | FIR_MD = 3; PREDICT = 1               |
|                                                | t <sub>adellIF</sub> |      | 75     | 90   | μs   | FIR_MD = 1; PREDICT = 1 <sup>1)</sup> |
|                                                |                      |      | 95     | 110  | μs   | FIR_MD = 2; PREDICT = 1 <sup>1)</sup> |
|                                                |                      |      | 135    | 150  | μs   | FIR_MD = 3; PREDICT = 1               |
| Angle noise (RMS)                              | N <sub>Angle</sub>   |      | 0.08   |      | 0    | FIR_MD = 1 <sup>1)</sup>              |
|                                                | Ŭ                    |      | 0.05   |      | 0    | FIR_MD = 2 <sup>1)</sup> (default)    |
|                                                |                      |      | 0.04   |      | 0    | $FIR_MD = 3^{1)}$                     |

1) Not subject to production test - verified by design/characterization

2) Valid at constant rotation speed

All delay times specified in **Table 4-10** are valid for an ideal internal oscillator frequency of 24 MHz. For the exact timing, the variation of the internal oscillator frequency has to be taken into account (see **Chapter 4.3.6**)



## 4.3.6 Clock Supply (CLK Timing Definition)

The internal clock supply of the TLI5012B E1000 is subject to production-specific variations, which have to be considered for all timing specifications.

| Table 4-11 Internal cl | lock timing | specification |
|------------------------|-------------|---------------|
|------------------------|-------------|---------------|

| Parameter                     | Symbol           |      | Value | S    | Unit | Note / Test Condition |
|-------------------------------|------------------|------|-------|------|------|-----------------------|
|                               |                  | Min. | Тур.  | Max. |      |                       |
| Digital clock                 | f <sub>DIG</sub> | 22.3 | 24    | 26.3 | MHz  |                       |
| Internal oscillator frequency | f <sub>CLK</sub> | 3.7  | 4.0   | 4.4  | MHz  |                       |

## 4.3.6.1 External clock operation

In order to fix the IC timing and synchronize the TLI5012B E1000 with other ICs in a system, it can be switched to operate with an external clock signal supplied to the IFC pin. The clock input signal must fulfill certain requirements:

- The high or low pulse width must not exceed the specified values, because the PLL needs a minimum pulse width and must be spike-filtered.
- The duty cycle factor should typically be 50%, but it can vary between 30% and 70%.
- The PLL is triggered at the positive edge of the clock. If more than 2 edges are missing, a chip reset is generated automatically and the sensor restarts with the internal clock. This is indicated by the S\_RST, and CLK\_SEL bits, and additionally by the Safety Word (see Chapter 4.4.2.2).



Figure 4-6 External CLK timing definition

#### Table 4-12 External Clock Specification

| Parameter                      | Symbol              | Symbol Values |      |      |     | Note / Test Condition |
|--------------------------------|---------------------|---------------|------|------|-----|-----------------------|
|                                |                     | Min.          | Тур. | Max. |     |                       |
| Input frequency                | f <sub>CLK</sub>    | 3.7           | 4.0  | 4.4  | MHz |                       |
| CLK duty cycle <sup>1)2)</sup> | CLK <sub>DUTY</sub> | 30            | 50   | 70   | %   |                       |
| CLK rise time                  | t <sub>CLKr</sub>   |               |      | 30   | ns  | From $V_L$ to $V_H$   |
| CLK fall time                  | t <sub>CLKf</sub>   |               |      | 30   | ns  | From $V_H$ to $V_L$   |

1) Minimum duty cycle factor:  $t_{CLKh(min)} / t_{CLK}$  with  $t_{CLK} = 1 / f_{CLK}$ 

2) Maximum duty cycle factor:  $t_{\text{CLKh}(\text{max})}$  /  $t_{\text{CLK}}$  with  $t_{\text{CLK}}$  = 1 /  $f_{\text{CLK}}$ 



### 4.4 Interfaces

## 4.4.1 Incremental Interface (IIF)

The Incremental Interface (IIF) emulates the operation of an optical quadrature encoder with a 50% duty cycle. It transmits a square pulse per angle step, where the width of the steps can be configured from 9bit (512 steps per full rotation) to 12bit (4096 steps per full rotation) within the register MOD\_4 (IFAB\_RES). The rotation direction is given either by the phase shift between the two channels IFA and IFB (A/B mode) or by the level of the IFB channel (Step/Direction mode), as shown in Figure 4-7 and Figure 4-8. The incremental interface can be configured for A/B mode or Step/Direction mode in register MOD\_1 (IIF\_MOD).

Using the Incremental Interface requires an up/down counter on the microcontroller, which counts the pulses and thus keeps track of the absolute position. The counter can be synchronized periodically by using the SSC interface in parallel. The angle value (AVAL register) read out by the SSC interface can be compared to the stored counter value. In case of a non-synchronization, the microcontroller adds the difference to the actual counter value to synchronize the TLI5012B E1000 with the microcontroller.

After startup, the IIF transmits a number of pulses which correspond to the actual absolute angle value. Thus, the microcontroller gets the information about the absolute position. The Index Signal that indicates the zero crossing is available on the IFC pin.

Sensors with preset IIF are available as TLI5012B E1000.

#### A/B Mode

The phase shift between phases A and B indicates either a clockwise (A follows B) or a counterclockwise (B follows A) rotation of the magnet.



Figure 4-7 Incremental interface with A/B mode

#### Step/Direction Mode

Phase A pulses out the increments and phase B indicates the direction.



Figure 4-8 Incremental interface with Step/Direction mode



#### Table 4-13 Incremental Interface

| Parameter                    | Symbol           |      | Values |      |     | Note / Test Condition                          |
|------------------------------|------------------|------|--------|------|-----|------------------------------------------------|
|                              |                  | Min. | Тур.   | Max. |     |                                                |
| Incremental output frequency | f <sub>Inc</sub> |      |        | 1.0  | MHz | Frequency of phase A and phase B <sup>1)</sup> |
| Index pulse width            | t <sub>0°</sub>  |      | 5      |      | μs  | 0° <sup>1)</sup>                               |

1) Not subject to production test - verified by design/characterization



## 4.4.2 Synchronous Serial Communication (SSC)

The 3-pin SSC interface consists of a bi-directional push-pull (tri-state on receive) or open-drain data pin (configurable with SSC\_OD bit) and the serial clock and chip-select input pins. The SSC Interface is designed to communicate with a microcontroller peer-to-peer for fast applications.

## 4.4.2.1 SSC Timing Definition



Figure 4-9 SSC timing

#### SSC Inactive Time (CS<sub>off</sub>)

The SSC inactive time defines the delay time after a transfer before the TLI5012B E1000 can be selected again.

| Parameter        | Symbol                |      | Values | 5    | Unit   | Note / Test Condition           |
|------------------|-----------------------|------|--------|------|--------|---------------------------------|
|                  |                       | Min. | Тур.   | Max. |        |                                 |
| SSC baud rate    | f <sub>SSC</sub>      |      | 8.0    |      | Mbit/s | 1)                              |
| CSQ setup time   | t <sub>CSs</sub>      | 105  |        |      | ns     | 1)                              |
| CSQ hold time    | t <sub>CSh</sub>      | 105  |        |      | ns     | 1)                              |
| CSQ off          | t <sub>CSoff</sub>    | 600  |        |      | ns     | SSC inactive time <sup>1)</sup> |
| SCK period       | t <sub>SCKp</sub>     | 120  | 125    |      | ns     | 1)                              |
| SCK high         | t <sub>SCKh</sub>     | 40   |        |      | ns     | 1)                              |
| SCK low          | t <sub>scкi</sub>     | 30   |        |      | ns     | 1)                              |
| DATA setup time  | t <sub>DATAs</sub>    | 25   |        |      | ns     | 1)                              |
| DATA hold time   | t <sub>DATAh</sub>    | 40   |        |      | ns     | 1)                              |
| Write read delay | t <sub>wr_delay</sub> | 130  |        |      | ns     | 1)                              |
| Update time      | t <sub>CSupdate</sub> | 1    |        |      | μs     | See Figure 4-13 <sup>1)</sup>   |
| SCK off          | t <sub>SCKoff</sub>   | 170  |        |      | ns     | 1)                              |

1) Not subject to production test - verified by design/characterization



## TLI5012B E1000

#### Specification

| Parameter        | Symbol                |      | Values | S    | Unit   | Note / Test Condition             |  |
|------------------|-----------------------|------|--------|------|--------|-----------------------------------|--|
|                  |                       | Min. | Тур.   | Max. |        |                                   |  |
| SSC baud rate    | f <sub>SSC</sub>      |      | 2.0    |      | Mbit/s | Pull-up Resistor = $1k\Omega^{1}$ |  |
| CSQ setup time   | t <sub>CSs</sub>      | 300  |        |      | ns     | 1)                                |  |
| CSQ hold time    | t <sub>CSh</sub>      | 400  |        |      | ns     | 1)                                |  |
| CSQ off          | t <sub>CSoff</sub>    | 600  |        |      | ns     | SSC inactive time <sup>1)</sup>   |  |
| SCK period       | t <sub>SCKp</sub>     | 500  |        |      | ns     | 1)                                |  |
| SCK high         | t <sub>SCKh</sub>     |      | 190    |      | ns     | 1)                                |  |
| SCK low          | t <sub>sскі</sub>     |      | 190    |      | ns     | 1)                                |  |
| DATA setup time  | t <sub>DATAs</sub>    | 25   |        |      | ns     | 1)                                |  |
| DATA hold time   | t <sub>DATAh</sub>    | 40   |        |      | ns     | 1)                                |  |
| Write read delay | t <sub>wr_delay</sub> | 130  |        |      | ns     | 1)                                |  |
| Update time      | t <sub>CSupdate</sub> | 1    |        |      | μs     | See Figure 4-13 <sup>1)</sup>     |  |
| SCK off          | t <sub>SCKoff</sub>   | 170  |        |      | ns     | 1)                                |  |

#### Table 4-15 SSC open-drain timing specification

1) Not subject to production test - verified by design/characterization

## 4.4.2.2 SSC Data Transfer

The SSC data transfer is word-aligned. The following transfer words are possible:

- Command Word (to access and change operating modes of the TLI5012B E1000)
- Data words (any data transferred in any direction)
- Safety Word (confirms the data transfer and provides status information)



Figure 4-10 SSC data transfer (data-read example)



Figure 4-11 SSC data transfer (data-write example)



#### **Command Word**

SSC Communication between the TLI5012B E1000and a microcontroller is initiated by a command word. The structure of the command word is shown in **Table 4-16**. If an update is triggered by shortly pulling low CSQ without a clock on SCK a snapshot of all system values is stored in the update registers simultaneously. A read command with the UPD bit set then allows to readout this consistent set of values instead of the current values. Bits with an update buffer are marked by an "u" in the Type column in register descriptions.

| Name | Bits   | Description                                                                                                                                                  |  |  |  |
|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RW   | [15]   | Read - Write<br>0: Write<br>1: Read                                                                                                                          |  |  |  |
| Lock | [1411] | 4-bit Lock Value<br>0000 <sub>B</sub> : Default operating access for addresses 0x00:0x04<br>1010 <sub>B</sub> : Configuration access for addresses 0x05:0x11 |  |  |  |
| UPD  | [10]   | Update-Register Access<br>0: Access to current values<br>1: Access to values in update buffer                                                                |  |  |  |
| ADDR | [94]   | 6-bit Address                                                                                                                                                |  |  |  |
| ND   | [30]   | 4-bit Number of Data Words                                                                                                                                   |  |  |  |

#### Safety Word

The safety word consists of the following bits:

| Name               | Bits                                                                                                                                                                        | Description                                                                                                |  |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| STAT <sup>1)</sup> | Chip and I                                                                                                                                                                  | rface Status                                                                                               |  |  |  |  |  |
|                    | [15]                                                                                                                                                                        | Indication of chip reset or watchdog overflow (resets after readout) via SSC 0: Reset occurred 1: No reset |  |  |  |  |  |
|                    | [14] System error (e.g. overvoltage; undervoltage; V <sub>DD</sub> -, GND- off; F<br>0: Error occurred (S_VR; S_DSPU; S_OV; S_XYOL: S_MAGC<br>S_ROM; S_ADCT)<br>1: No error |                                                                                                            |  |  |  |  |  |
|                    | [13]                                                                                                                                                                        | Interface access error (access to wrong address; wrong lock)<br>0: Error occurred<br>1: No error           |  |  |  |  |  |
|                    | [12]                                                                                                                                                                        | Valid angle value (NO_GMR_A = 0; NO_GMR_XY = 0)<br>0: Angle value invalid<br>1: Angle value valid          |  |  |  |  |  |
| RESP               | [118]                                                                                                                                                                       | Sensor number response indicator<br>The sensor number bit is pulled low and the other bits are high        |  |  |  |  |  |
| CRC                | [70]                                                                                                                                                                        | Cyclic Redundancy Check (CRC)                                                                              |  |  |  |  |  |

| Table 4-17 | Structure of the | Safety Word |
|------------|------------------|-------------|
|            |                  | ouncey mond |

When an error occurs, the corresponding status bit in the safety word remains "low" until the STAT register (address 00<sub>H</sub>) is read via SSC interface.



#### **Bit Types**

The types of bits used in the registers are listed here:

#### Table 4-18 Bit Types

| Abbreviation | Function | Description                                                                                                                                                                                                                                                                                |
|--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| r            | Read     | Read-only registers                                                                                                                                                                                                                                                                        |
| W            | Write    | Read and write registers                                                                                                                                                                                                                                                                   |
| u            | Update   | Update buffer for this bit is present. If an update is issued and the Update-<br>Register Access bit (UPD in Command Word) is set, the immediate values<br>are stored in this update buffer simultaneously. This allows a snapshot of all<br>necessary system parameters at the same time. |

#### Data communication via SSC



Figure 4-12 SSC bit ordering (read example)



#### Figure 4-13 Update of update registers

The data communication via SSC interface has the following characteristics:

- The data transmission order is Most-Significant Bit (MSB) first, Last-Significant Bit (LSB) last.
- Data is put on the data line with the rising edge on SCK and read with the falling edge on SCK.
- The SSC Interface is word-aligned. All functions are activated after each transmitted word.
- After every data transfer with ND  $\geq$  1, the 16-bit Safety Word is appended by the TLI5012B E1000.
- A "high" condition on the Chip Select pin (CSQ) of the selected TLI5012B E1000 interrupts the transfer immediately. The CRC calculator is automatically reset.
- After changing the data direction, a delay t<sub>wr\_delay</sub> (see Table 4-15) has to be implemented before continuing the data transfer. This is necessary for internal register access.
- If in the Command Word the number of data is greater than 1 (ND > 1), then a corresponding number of consecutive registers is read, starting at the address given by ADDR.



- In case an overflow occurs at address 3F<sub>H</sub>, the transfer continues at address 00<sub>H</sub>.
- If in the Command Word the number of data is zero (ND = 0), the register at the address given by ADDR is read, but no Safety Word is sent by the TLI5012B E1000. This allows a fast readout of one register.
- At a rising edge of CSQ without a preceding data transfer (no SCK pulse, see Figure 4-13), the content of all
  registers which have an update buffer is saved into the buffer. This procedure serves to take a snapshot of all
  relevant sensor parameters at a given time. The content of the update buffer can then be read by sending a
  read command for the desired register and setting the UPD bit of the Command Word to "1".
- After sending the Safety Word, the transfer ends. To start another data transfer, the CSQ has to be deselected once for at least t<sub>CSoff</sub>.
- By default, the SSC interface is set to push-pull. The push-pull driver is active only if the TLI5012B E1000 has to send data, otherwise the DATA pin is set to high-impedance.

#### Cyclic Redundancy Check (CRC)

- This CRC is according to the J1850 Bus Specification.
- Every new transfer restarts the CRC generation.
- Every Byte of a transfer will be taken into account to generate the CRC (also the sent command(s)).
- Generator polynomial: X8+X4+X3+X2+1, but for the CRC generation the fast-CRC generation circuit is used (see Figure 4-14)
- The seed value of the fast CRC circuit is '1111111<sub>B</sub>'.
- The remainder is inverted before transmission.



Figure 4-14 Fast CRC polynomial division circuit



## 4.4.3 Supply Monitoring

The internal voltage nodes of the TLI5012B E1000 are monitored by a set of comparators in order to ensure errorfree operation. An over- or undervoltage condition must be active at least 256 periods of the digital clock to set the corresponding error bits in the Status register. This works as digital spike suppression.

Over- or undervoltage errors trigger the S\_VR bit of Status register. This error condition is signaled via the in the Safety Word of the SSC protocol, the status nibble of the SPC interface or the lower diagnostic range of the PWM interface.

| Parameter                     | Symbol              |      | Values | S    | Unit | Note / Test Condition |
|-------------------------------|---------------------|------|--------|------|------|-----------------------|
|                               |                     | Min. | Тур.   | Max. |      |                       |
| Overvoltage detection         | V <sub>OVG</sub>    |      | 2.80   |      | V    | 1)                    |
|                               | V <sub>OVA</sub>    |      | 2.80   |      | V    | 1)                    |
|                               | V <sub>OVD</sub>    |      | 2.80   |      | V    | 1)                    |
| V <sub>DD</sub> overvoltage   | V <sub>DDOV</sub>   |      | 6.05   |      | V    | 1)                    |
| V <sub>DD</sub> undervoltage  | V <sub>DDUV</sub>   |      | 2.70   |      | V    | 1)                    |
| GND - off voltage             | V <sub>GNDoff</sub> |      | -0.55  |      | V    | 1)                    |
| V <sub>DD</sub> - off voltage | V <sub>VDDoff</sub> |      | 0.55   |      | V    | 1)                    |
| Spike filter delay            | t <sub>DEL</sub>    |      | 10     |      | μs   | 1)                    |

 Table 4-19
 Test comparator threshold voltages

1) Not subject to production test - verified by design/characterization

## 4.4.3.1 Internal Supply Voltage Comparators

Every voltage regulator has an overvoltage (OV) comparator to detect malfunctions. If the nominal output voltage of 2.5 V is larger than  $V_{OVG}$ ,  $V_{OVA}$  and  $V_{OVD}$ , then this overvoltage comparator is activated.

## 4.4.3.2 V<sub>DD</sub> Overvoltage Detection

The overvoltage detection comparator monitors the external supply voltage at the  $V_{\text{DD}}$  pin.





## 4.4.3.3 GND - Off Comparator

The GND - Off comparator is used to detect a voltage difference between the GND pin and SCK. This circuit can detect a disconnection of the supply GND Pin.



## TLI5012B E1000

#### Specification



Figure 4-16 GND - off comparator

## 4.4.3.4 V<sub>DD</sub> - Off Comparator

The  $V_{DD}$  - Off comparator detects a disconnection of the VDD pin supply voltage. In this case, the TLI5012B E1000 is supplied by the SCK and CSQ input pins via the ESD structures.



Figure 4-17 V<sub>DD</sub> - off comparator



**Package Information** 

## 5 Package Information

## 5.1 Package Parameters

#### Table 5-1 Package Parameters

| Parameter                | Symbol            | Limit Values |      |       | Unit | Notes                         |
|--------------------------|-------------------|--------------|------|-------|------|-------------------------------|
|                          |                   | Min.         | Тур. | Max.  |      |                               |
| Thermal resistance       | R <sub>thJA</sub> |              | 150  | 200   | K/W  | Junction to air <sup>1)</sup> |
|                          | R <sub>thJC</sub> |              |      | 75    | K/W  | Junction to case              |
|                          | R <sub>thJL</sub> |              |      | 85    | K/W  | Junction to lead              |
| Soldering moisture level | MSL 3             |              |      | MSL 3 |      | 260°C                         |
| Lead Frame               |                   | Cu           |      |       |      |                               |
| Plating                  |                   | Sn 1009      |      |       | 6    | > 7 µm                        |

1) according to Jedec JESD51-7

## 5.2 Package Outline



Figure 5-1 PG-DSO-8 package dimension



## TLI5012B E1000

#### **Package Information**



Figure 5-2 Position of sensing element

| Table 5-2 | Sensor IC placement tolerances in package |
|-----------|-------------------------------------------|
|-----------|-------------------------------------------|

| Parameter             | Valu | es   | Unit | Notes                                  |  |
|-----------------------|------|------|------|----------------------------------------|--|
|                       | Min. | Max. |      |                                        |  |
| position eccentricity | -200 | 200  | μm   | in X- and Y-direction                  |  |
| rotation              | -3   | 3    | 0    | affects zero position offset of sensor |  |
| tilt                  | -3   | 3    | 0    |                                        |  |

## 5.3 Footprint



Figure 5-3 Footprint of PG-DSO-8



#### **Package Information**

## 5.4 Packing



#### Figure 5-4 Tape and Reel

## 5.5 Marking

| Position | Marking  | Description                  |
|----------|----------|------------------------------|
| 1st Line | I12B1000 | See ordering table on Page 8 |
| 2nd Line | xxx      | Lot code                     |
| 3rd Line | Gxxxx    | Ggreen, 4-digitdate code     |

#### Processing

Note: For processing recommendations, please refer to Infineon's Notes on processing

www.infineon.com

Published by Infineon Technologies AG