# TLE9844QX Microcontroller with LIN and Power Switches for Automotive Applications # **Data Sheet** Rev. 1.0, 2016-05-06 # **Automotive Power** ### **Table of Contents** | <b>1</b><br>1.1 | Overview Abbreviations | | |------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 2 | Block Diagram | 10 | | <b>3</b><br>3.1<br>3.2 | Device Pinout and Pin Configuration Device Pinout Pin Configuration | 11 | | 4 | Modes of Operation | 15 | | 5<br>5.1<br>5.2<br>5.2.1<br>5.2.2<br>5.3<br>5.3.1<br>5.3.2<br>5.3.3<br>5.3.4 | Power Management Unit (PMU) Features Introduction Block Diagram PMU Modes Overview Power Supply Generation (PGU) Voltage Regulator 5.0V (VDDP) Voltage Regulator 1.5V (VDDC) External Voltage Regulator 5.0V (VDDEXT) Power-on Reset Concept | 18<br>19<br>21<br>22<br>22<br>23<br>24 | | 5.3.4<br><b>6</b> | System Control Unit - Digital Modules (SCU-DM) | | | 6.1<br>6.2<br>6.2.1<br>6.3<br>6.3.1<br>6.3.2<br>6.3.2.1 | Features Introduction Block Diagram Clock Generation Unit Low Precision Clock High Precision Oscillator Circuit (OSC_HP) External Input Clock Mode | 26<br>27<br>29<br>29<br>29<br>29 | | 6.3.2.2<br>6.3.3 | External Crystal Mode | | | <b>7</b><br>7.1<br>7.2<br>7.2.1 | System Control Unit - Power Modules (SCU-PM) Description of the Power Modules System Control Unit Introduction Block Diagram | 33<br>33 | | <b>8</b><br>8.1<br>8.2<br>8.2.1 | ARM Cortex-M0 Core Features Introduction Block Diagram | 35<br>36 | | 9 | Address Space Organization | 37 | | <b>10</b><br>10.1<br>10.2<br>10.2.1 | Memory Control Unit Features Introduction Block Diagram | 39<br>39 | | <b>11</b><br>11.1<br>11.1.1 | NVM Module (Flash Memory) Definitions General Definitions | 42 | | <b>12</b><br>12.1 | Interrupt System Features | | | 12.2<br>12.2.1 | Introduction | | |-------------------------------------|----------------------------------------------------------------------------------------|----------| | <b>13</b><br>13.1 | Watchdog Timer (WDT1) Features | | | 13.2<br><b>14</b> | Introduction | 48 | | 1 <b>4</b><br>14.1<br>14.2 | GPIO Ports and Peripheral I/O | 49 | | 14.2.1<br>14.2.2 | Port 0 and Port 1 | 50 | | 14.3<br>14.3.1 | TLE9844QX Port Implementation Details | | | 14.3.1.1<br>14.3.2 | Port 0 Functions | 55 | | 14.3.2.1<br>14.3.3 | Port 1 Functions | 57 | | 14.3.3.1<br><b>15</b> | Port 2 Functions | | | 15.1<br>15.1.1 | Features Block GPT1 | 59 | | 15.1.2<br>15.2 | Features Block GPT2 | 59 | | 15.2.1<br>15.2.2 | Block Diagram GPT1 | | | <b>16</b><br>16.1 | Timer2 and Timer21 Features | | | 16.2<br>16.2.1 | Introduction | 62 | | <b>17</b><br>17.1 | Capture/Compare Unit 6 (CCU6) | 64 | | 17.1<br>17.2<br>17.2.1 | Introduction Block Diagram Block Diagram | 64 | | 18<br>18.1 | UART1/UART2 | 66 | | 18.2<br>18.2.1 | Introduction Block Diagram Block Diagram | 66 | | 18.3 | UART Modes | 67 | | <b>19</b><br>19.1<br>19.2<br>19.2.1 | LIN Transceiver Features Introduction Block Diagram | 68<br>68 | | <b>20</b><br>20.1<br>20.2<br>20.2.1 | High-Speed Synchronous Serial Interface SSC1/SSC2 Features Introduction Block Diagram | 70<br>70 | | <b>21</b><br>21.1 | Measurement Unit | 72 | | 21.1<br>21.2 | Features | | | 21.2.1 | Block Diagram | . 72 | |-------------------|--------------------------------------------------------|------| | 22 | Measurement Core Module (incl. ADC2) | . 74 | | 22.1 | Features | | | 22.2 | Introduction | | | 22.2.1 | Block Diagram | | | 23 | 10-Bit Analog Digital Converter (ADC1) | | | <b>23</b><br>23.1 | Features | | | 23.1<br>23.2 | Introduction | | | 23.2.1 | Block Diagram | | | | • | | | 24 | High-Voltage Monitor Input | | | 24.1 | Features | | | 24.2 | Introduction | | | 24.2.1 | Block Diagram | . 77 | | 25 | High-Side Switch | . 78 | | 25.1 | Features | . 78 | | 25.2 | Introduction | . 79 | | 25.2.1 | Block Diagram | . 79 | | 25.2.2 | General | . 79 | | 26 | Low-Side Switch | 80 | | 26.1 | Features | | | 26.2 | Functional Description | | | | · | | | 27 | Application Information | | | 27.1 | Relay Window Lift Application diagram | | | 27.2 | Connection of N.C. / N.U. pins | | | 27.3 | Connection of unused pins | | | 27.4 | Connection of P0.2 for SWD debug mode | | | 27.5 | Connection of TMS | | | 27.6 | ESD Immunity According to IEC61000-4-2 | | | 28 | Electrical Characteristics | . 86 | | 28.1 | General Characteristics | . 86 | | 28.1.1 | Absolute Maximum Ratings | . 86 | | 28.1.2 | Functional Range | | | 28.1.3 | Current Consumption | | | 28.1.4 | Thermal Resistance | | | 28.1.5 | Timing Characteristics | | | 28.2 | Power Management Unit (PMU) | | | 28.2.1 | PMU Input Voltage VS | | | 28.2.2 | PMU I/O Supply Parameters VDDP | | | 28.2.3 | PMU Core Supply Parameters VDDC | | | 28.2.4 | VDDEXT Voltage Regulator 5.0V | | | 28.2.5 | VPRE Voltage Regulator (PMU Subblock) Parameters | | | 28.2.5.1 | Load Sharing of VPRE Regulator | | | 28.2.6 | Power Down Voltage Regulator (PMU Subblock) Parameters | | | 28.3 | System Clocks | | | 28.3.1 | Electrical Characteristics Oscillators and PLL | | | 28.3.2 | External Clock Parameters XTAL1, XTAL2 | | | 28.4 | Flash Parameters | | | 28.4.1 | Flash Characteristics | 102 | ## TLE9844QX | 30 | Revision History | 127 | |----------|------------------------------------------|-----| | 29 | Package Outlines | 126 | | 28.12.1 | Electrical Characteristics | 124 | | 28.12 | Low Side Switches | 124 | | 28.11.1 | Electrical Characteristics | 121 | | 28.11 | High Side Switches | 121 | | 28.10.1 | Electrical Characteristics | 120 | | 28.10 | High-Voltage Monitoring Input | | | 28.9.2 | Electrical Characteristics ADC1 (10-Bit) | | | 28.9.1 | ADC1 Reference Voltage | | | 28.9 | ADC1 (10-Bit) | 118 | | 28.8.2.1 | Electrical Characteristics | 117 | | 28.8.2 | Central Temperature Sensor Module | 117 | | 28.8.1 | Electrical Characteristics | 114 | | 28.8 | Measurement Unit | 114 | | 28.7.1 | SSC Timing | 113 | | 28.7 | High-Speed Synchronous Serial Interface | 113 | | 28.6.1 | Electrical Characteristics | 109 | | 28.6 | LIN Transceiver | 109 | | 28.5.4 | Operating Conditions | 107 | | 28.5.3 | DC Parameters Port 2 | 106 | | 28.5.2 | DC Parameters Port 0, Port 1, TMS, Reset | 104 | | 28.5.1 | Description of Keep and Force Current | 103 | | 28.5 | Parallel Ports (GPIO) | 103 | | | | | # Microcontroller with LIN and Power Switches for Automotive Applications #### TLE9844QX ## 1 Overview ## **Summary of Features** - 32-bit ARM Cortex-M0 Core - up to 25 MHz clock frequency - one clock per machine cycle architecture - single cycle multiplier - On-chip memory - 64 KB Flash (including EEPROM) - 4 KB EEPROM (emulated in Flash) - 768 bytes 100 Time Programmable Memory (100TP) - 4 KB RAM - Boot ROM for startup firmware and Flash routines - On-chip OSC - · 2 Low-Side Switches incl. PWM functionality, can be used e.g. as relay driver - 1 High-Side Switch with cyclic sense option and PWM functionality, e.g. for supplying LEDs or switch panels (min. 150 mA) - · 4 High Voltage Monitor Input pins for wake-up and with cyclic sense with analog measurement option - 10 General-purpose I/O Ports (GPIO) - · 6 Analog input Ports - 10-Bit A/D Converter with 6 analog inputs + VBAT\_SENSE + VS + 4 high voltage monitoring inputs - 8-Bit A/D Converter with 7 inputs for voltage and temperature supervision - · Measurement unit with 12 channels together with the onboard 10-Bit A/D converter and data post processing - 16-Bit timers GPT12, Timer 2 and Timer 21 - Capture/compare unit for PWM signal generation (CCU6) - 2 full duplex serial interfaces (UART1, UART2), UART1 with LIN support - 2 synchronous serial channels (SSC1, SSC2) - · On-chip debug support via 2-wire SWD - LIN Bootstrap loader to program the Flash via LIN (LIN BSL) - 1 LIN 2.2 transceiver - Single power supply from 3.0 V to 28 V - Low-dropout voltage regulators (LDO) - 5 V voltage supply VDDEXT for external loads (e.g. Hall-sensor) - Core logic supply at 1.5 V - Programmable window watchdog (WDT1) with independent on-chip clock source - Power saving modes: - Micro Controller Unit slow-down mode | Туре | Package | Marking | |-----------|------------|-----------| | TLE9844QX | VQFN-48-31 | TLE9844QX | **VQFN-48-31** Overview - Sleep Mode with cyclic sense option - Cyclic wake-up during Sleep Mode - Stop Mode with cyclic sense option - Power-on and undervoltage/brownout reset generator - · Overtemperature protection - · Short circuit protection for all voltage regulators and actuators (High Side, Low Side) - Loss of clock detection with fail safe mode for power switches - Temperature Range T<sub>J</sub>: -40 °C up to 150 °C - Package VQFN-48-31 with LTI feature - Green package (RoHS compliant) - AEC Qualified Overview ## 1.1 Abbreviations The following acronyms and terms are used within this document. List see in Table 1. Table 1 Acronyms | AHB ARM Advanced High-Performance Bus CCU6 Capture Compare Unit 6 CGU Clock Generation Unit CLKMU Clock Management Unit CMU Cyclic Management Unit DPP Data Post Processing ECC Error Correction Code EEPROM Electrically Erasable Programmable Read Only Memory GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MIU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Supply Generation Unit PD Pull Down PGU Power supply Generation Unit PPB Private Peripheral Bus | Acronyms | Name | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------| | CGU Clock Generation Unit CLKMU Clock Management Unit CMU Cyclic Management Unit DPP Data Post Processing ECC Error Correction Code EEPROM Electrically Erasable Programmable Read Only Memory GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PLL Phase Locked Loop PMU Power Management Unit PLL Phase Locked Loop | AHB | ARM Advanced High-Performance Bus | | CLKMU Clock Management Unit CMU Cyclic Management Unit DPP Data Post Processing ECC Error Correction Code EEPROM Electrically Erasable Programmable Read Only Memory GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PLL Phase Locked Loop PMU Power Management Unit PLL Phase Locked Loop PMU Power Management Unit | CCU6 | Capture Compare Unit 6 | | CMU Cyclic Management Unit DPP Data Post Processing ECC Error Correction Code EEPROM Electrically Erasable Programmable Read Only Memory GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PLL Phase Locked Loop PMU Power Management Unit PLL Phase Locked Loop | CGU | Clock Generation Unit | | DPP Data Post Processing ECC Error Correction Code EEPROM Electrically Erasable Programmable Read Only Memory GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit PD Pull Down PGU Power Management Unit PD | CLKMU | Clock Management Unit | | ECC Error Correction Code EEPROM Electrically Erasable Programmable Read Only Memory GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit PD | CMU | Cyclic Management Unit | | EEPROM Electrically Erasable Programmable Read Only Memory GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Supply Generation Unit PD Pull Down PGU Power Management Unit PMU Power Management Unit PD Pusse Locked Loop PMU Power Management Unit PD Power Management Unit PD Power Management Unit PD Power Management Unit PD Power Management Unit | DPP | Data Post Processing | | GPIO General Purpose Input Output HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit Phase Locked Loop PMU Power Management Unit | ECC | Error Correction Code | | HV High Voltage ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power Management Unit PLL Phase Locked Loop PMU Power Management Unit | EEPROM | Electrically Erasable Programmable Read Only Memory | | ICU Interrupt Control Unit LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PLL Phase Locked Loop PMU Power Management Unit PD Pull Down PGU Power Management Unit PMU Power Management Unit | GPIO | General Purpose Input Output | | LDO Low DropOut voltage regulator LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | HV | High Voltage | | LIN Local Interconnect Network LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | ICU | Interrupt Control Unit | | LSB Least Significant Bit LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | LDO | Low DropOut voltage regulator | | LTI Lead Tip Inspection LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PMU Power Management Unit | LIN | Local Interconnect Network | | LV Low Voltage MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | LSB | Least Significant Bit | | MCU Microcontroller Unit MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | LTI | Lead Tip Inspection | | MF Measurement Functions MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | LV | Low Voltage | | MPU Memory Protection Unit MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | MCU | Microcontroller Unit | | MRST Master Receive / Slave Transmit, corresponds to MISO in SPI MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | MF | Measurement Functions | | MSB Most Significant Bit MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | MPU | Memory Protection Unit | | MTSR Master Transmit / Slave Receive, corresponds to MOSI in SPI MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | MRST | Master Receive / Slave Transmit, corresponds to MISO in SPI | | MU Measurement Unit NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | MSB | Most Significant Bit | | NMI Non Maskable Interrupt NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | MTSR | Master Transmit / Slave Receive, corresponds to MOSI in SPI | | NVIC Nested Vector Interrupt Controller OSC Oscillator OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | MU | Measurement Unit | | OSC OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | NMI | Non Maskable Interrupt | | OTP One Time Programmable PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | NVIC | Nested Vector Interrupt Controller | | PBA Peripheral Bridge PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | OSC | Oscillator | | PC Program Counter PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | OTP | One Time Programmable | | PCU Power Control Unit PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | PBA | Peripheral Bridge | | PD Pull Down PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | PC | Program Counter | | PGU Power supply Generation Unit PLL Phase Locked Loop PMU Power Management Unit | PCU | Power Control Unit | | PLL Phase Locked Loop PMU Power Management Unit | PD | Pull Down | | PMU Power Management Unit | PGU | Power supply Generation Unit | | <u> </u> | PLL | Phase Locked Loop | | PPB Private Peripheral Bus | PMU | Power Management Unit | | | PPB | Private Peripheral Bus | Overview ## Table 1 Acronyms | Acronyms | Name | |----------|----------------------------------------------------------------| | PSW | Program Status Word | | PU | Pull Up | | PWM | Pulse Width Modulation | | RAM | Random Access Memory | | RCU | Reset Control Unit | | rfu | reserved for future use | | RMU | Reset Management Unit | | ROM | Read Only Memory | | SCU | System Control Unit | | SOW | Short Open Window (for WDT1) | | SPI | Serial Peripheral Interface | | SSC | Synchronous Serial Channel | | SWD | ARM Serial Wire Debug | | TCCR | Temperature Compensation Control Register | | TMS | Test Mode Select | | TSD | Thermal Shut Down | | UART | Universal Asynchronous Receiver Transmitter | | VBG | Voltage reference Band Gap | | VCO | Voltage Controlled Oscillator | | WDT1 | Watchdog timer in SCU-PM (System Control Unit - Power Modules) | | WMU | Wake-up Management Unit | | 100TP | 100 Times Programmable | **Block Diagram** # 2 Block Diagram Figure 1 Block Diagram, TLE9844QX # 3 Device Pinout and Pin Configuration ### 3.1 Device Pinout Figure 2 Device Pinout, TLE9844QX ## 3.2 Pin Configuration After reset, all pins are configured as input (except supply and LIN pins) with one of the following settings: - Pull-up enabled only (PU) - Pull-down enabled only (PD) - Input with both pull-up and pull-down disabled (I) - Output with output stage deactivated = high impedance state (Hi-Z) The functions and default states of the TLE9844QX external pins are provided in the following table. Type: indicates the pin type. - I/O: Input or output - I: Input only - O: Output only - P: Power supply Not all alternate functions listed, see Chapter 14. Table 2 Pin Definitions and Functions | Symbol | Pin Number | Туре | Reset<br>State | Function | | | |--------|------------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--| | P0 | | | | Port 0 Port 0 is an 6-Bit bidirectional general purpose I/O port. Alternate functions can be assigned and are listed in the Port description. Main function is listed below. | | | | P0.0 | 20 | I/O | I/PU | SWD_CLK<br>GPIO | Serial Wire Debug Clock General Purpose IO Alternate function mapping see Table 8 | | | P0.1 | 17 | I/O | I/PU | GPIO | General Purpose IO Alternate function mapping see Table 8 | | | P0.2 | 22 | I/O | I/PD | GPIO | General Purpose IO Alternate function mapping see Table 8 | | | P0.3 | 23 | I/O | I/PU | GPIO | General Purpose IO Alternate function mapping see Table 8 | | | P0.4 | 24 | I/O | I/PU | GPIO | General Purpose IO Alternate function mapping see Table 8 | | | P0.5 | 25 | I/O | I/PU | GPIO | General Purpose IO Alternate function mapping see Table 8 | | | P1 | | | | Port 1 Port 1 is an 4-Bit bidirectional general purpose I/O port. Alternate functions can be assigned and are listed in the F description. Main function is listed below. | | | | P1.0 | 14 | I/O | I | GPIO | General Purpose IO Alternate function mapping see Table 9 | | | P1.1 | 15 | I/O | I | GPIO | General Purpose IO Alternate function mapping see Table 9 | | | P1.2 | 16 | I/O | I | GPIO | General Purpose IO Alternate function mapping see Table 9 | | | P1.4 | 26 | I/O | I | GPIO | General Purpose IO Alternate function mapping see Table 9 | | Table 2 Pin Definitions and Functions (cont'd) | Symbol | Pin Number | Туре | Reset<br>State | Function | | | |--------------|------------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--| | P2 | | | | Port 2 Port 2 is an 8-Bit general purpose input-only port. Alternate functions can be assigned and are listed in the Port description. Main function is listed below. | | | | P2.0 | 39 | I | I | AN0 | ADC1 analog input channel 12 Alternate function mapping see Table 10 | | | P2.1 | 37 | I | I | AN1 | ADC1 analog input channel 7 Alternate function mapping see <b>Table 10</b> | | | P2.2 | 33 | I | 1 | AN2 | ADC1 analog input channel 8 Alternate function mapping see <b>Table 10</b> | | | P2.3 | 36 | I | 1 | AN3 | ADC1 analog input channel 9 Alternate function mapping see <b>Table 10</b> | | | P2.4 | 32 | I | I | XTAL1 <sup>1)</sup> | Alternate function mapping see <b>Table 10</b> External oscillator input | | | P2.5 | 31 | I<br>O | I<br>Hi-Z | XTAL2 <sup>1)</sup> | Alternate function mapping see <b>Table 10</b> External oscillator output | | | P2.6 | 34 | I | 1 | AN6 | ADC1 analog input channel 10 Alternate function mapping see <b>Table 10</b> | | | P2.7 | 35 | I | I | AN7 | ADC1 analog input channel 11 Alternate function mapping see <b>Table 10</b> | | | Power Supp | ly | | | | | | | VS | 47 | Р | _ | Battery sup | pply input | | | VDDP | 44 | Р | _ | | oply (5.0 V). Do not connect external loads. For bypass capacitors. | | | VDDC | 42 | Р | - | 0.9 V durin | y (1.5 V during Active Mode,<br>g Stop Mode). Do not connect external loads. For<br>ss capacitor. | | | VDDEXT | 45 | Р | _ | External vo | ltage supply output (5.0 V, 20 mA) | | | GNDLS | 13 | Р | | Low-side g | round LS1, LS2 | | | GNDP | 19, 30 | Р | _ | Core supply | y ground | | | GNDA | 43 | Р | | Analog sup | ply ground | | | GNDLIN | 2 | Р | | LIN ground | | | | Monitor Inpu | uts | | | | | | | MON1 | 5 | I | I | High Voltage Monitor Input 1 | | | | MON2 | 6 | I | I | High Voltage Monitor Input 2 | | | | MON3 | 7 | I | I | High Voltag | ge Monitor Input 3 | | | MON4 | 8 | I | I | High Voltage Monitor Input 4 | | | | High-Side S | witch / Low-Side | Switch | Outputs | <b>)</b> | | | | LS1 | 11 | 0 | Hi-Z | Low-Side s | witch output 1 | | | LS2 | 12 | 0 | Hi-Z | Low-Side Switch output 2 | | | Table 2 Pin Definitions and Functions (cont'd) | Symbol | Pin Number | Туре | Reset<br>State | Function | | | |---------------|--------------------------------------|------|----------------|------------------------------------------------------------------|--|--| | HS1 | 3 | 0 | Hi-Z | High-Side Switch output 1 | | | | LIN Interface | | | | | | | | LIN | 1 | I/O | PU | LIN bus interface input/output | | | | Others | | | | | | | | TMS | 18 | I | I/PD | TMS test mode select input SWD_IO Serial Wire Debug input/output | | | | RESET | 21 | I/O | I/O/PU | Reset input/output, not available during Sleep Mode | | | | VBAT_SENSE | 48 | I | I | Battery supply voltage sense input | | | | N.C. | 10, 27, 28,<br>29, 38, 40,<br>41, 46 | _ | _ | Not connected, can be connected to GND | | | | N.U. | 4, 9 | _ | _ | Not Used; see Chapter 27.2 | | | | EP | _ | _ | _ | Exposed Pad, connect to GND | | | <sup>1)</sup> configurable by user **Modes of Operation** ## 4 Modes of Operation This highly integrated circuit contains analog and digital functional blocks. For system and interface control an embedded 32-Bit Cortex-M0 microcontroller is included. For internal and external power supply purposes, on-chip low drop-out regulators are existent. An internal oscillator (no external components necessary) provides a cost effective and suitable clock in particular for LIN slave nodes. As communication interface, a LIN transceiver and several High Voltage Monitor Inputs with adjustable threshold and filters are available. Furthermore oneHigh-Sides Switche (e.g. for driving LEDs or powering of switches), two low-side switches (e.g. for relays) and several general purpose input/outputs (GPIO) with pulse-width modulation (PWM) capabilities are available. The Micro Controller Unit supervision and system protection including reset feature is controlled by a programmable window watchdog. A cyclic wake-up circuit, supply voltage supervision and integrated temperature sensors are available on-chip. All relevant modules offer power saving modes in order to support terminal 30 connected automotive applications. A wake-up from the power saving mode is possible via a LIN bus message, via the monitoring inputs or repetitive with a programmable time period (cyclic wake-up). The integrated circuit is available in a package with 0.5 mm pitch and is designed to withstand the challenging conditions of automotive applications. The TLE9844QX has several operational modes mainly to support low power consumption requirements. The low power modes and state transitions are depicted in **Figure 3** below. Figure 3 Power Control State Diagram **Modes of Operation** #### **Reset Mode** The Reset Mode is a transition mode e.g. during power-up of the device after a power-on reset. In this mode the on-chip power supplies are enabled and all other modules are initialized. Once the core supply VDDC is stable, the Active Mode is entered. In case the watchdog timer WDT1 fails for more than four times, a fail-safe transition to the Sleep Mode is done. #### **Active Mode** In Active Mode all modules are activated and the TLE9844QX is fully operational. #### **Stop Mode** The Stop Mode is one out of two major low power modes. The transition to the low power modes is done by setting the respective Bits in the mode control register. In Stop Mode the embedded microcontroller is still powered allowing faster wake-up reaction times, but not clocked. A wake-up from this mode is possible by LIN bus activity, the High Voltage Monitor Input pins or the respective 5V GPIOs. #### Sleep Mode The Sleep Mode is a major low-power mode. The transition to the low-power modes is done by setting the respective Bits in the Micro Controller Unit mode control register. The sleep time is configurable. In Sleep Mode the embedded microcontroller power supply is deactivated, allowing the lowest system power consumption, but the wake-up time is longer compared to the Stop Mode. In this mode a 64 bit wide buffer for data storage is available. A wake-up from this mode is possible by LIN bus activity or the High Voltage Monitor Input pins and cyclic wake. A wake-up from Sleep Mode behaves similar to a power-on reset. While changing into Sleep Mode, no incoming wake-requests are lost (i.e. no dead-time). It is possible to enter sleep-mode even with LIN dominant. #### Cyclic Wake-up Mode The cyclic wake-up mode is a special operating mode of the Sleep Mode and the Stop Mode. The transition to the cyclic wake-up mode is done by first setting the respective Bits in the mode control register followed by the SLEEP or STOP command. Additional to the cyclic wake-up behavior (wake-up after a programmable time period), the wake-up sources of the normal Stop Mode and Sleep Mode are available. #### **Cyclic Sense Mode** The cyclic sense mode is a special operating mode of the Sleep Mode and the Stop Mode. The transition to the cyclic sense mode is done by first setting the respective Bits in the mode control register followed by the STOP or SLEEP command. In cyclic sense mode the High-Side Switch can be switched on periodically for biasing some switches for example. The wake-up condition is configurable, when the sense result of defined monitor inputs at a window of interest changed compared to the previous wake-up period or reached a defined state respectively. In this case the Active Mode is entered immediately. The following table shows the possible power mode configurations of each major module or function respectively. Table 3 Power Mode Configurations | Module/function | <b>Active Mode</b> | Sleep Mode | Stop Mode | Comment | |------------------|--------------------|--------------------|----------------------|--------------| | VPRE, VDDP, VDDC | ON | OFF | ON | _ | | VDDEXT | ON/OFF | OFF | cyclic ON/OFF | _ | | HSx | ON/OFF | cyclic ON/OFF | cyclic ON/OFF | cyclic sense | | LSx | ON/OFF | OFF | OFF | _ | | LIN TRx | ON/OFF | wake-up only / OFF | wake-up only/<br>OFF | - | **Modes of Operation** Table 3 Power Mode Configurations (cont'd) | Module/function | <b>Active Mode</b> | Sleep Mode | Stop Mode | Comment | | |---------------------------------|---------------------------------|-------------------------------------|-------------------------------------|----------------------------------------------------------------------------|--| | MONx (wake-up) | n.a. | disabled/static/<br>cyclic | disabled/static/<br>cyclic | cyclic: combined with HS=on | | | MONx (measurement) | ON/OFF | OFF | OFF | available on all channels | | | VS sense | ON/OFF<br>brownout<br>detection | brownout detection | brownout<br>detection | brownout det. done in PCU | | | VBAT_SENSE | ON/OFF | OFF | OFF | _ | | | GPIO 5V | ON | OFF | ON | _ | | | WDT1 | ON | OFF | OFF | _ | | | CYCLIC WAKE | n.a. | cyclic wake-up/<br>cyclic sense/OFF | cyclic wake-up/<br>cyclic sense/OFF | cyclic sense with HS;<br>wake-up needs MC for<br>enter Sleep Mode<br>again | | | Measurement | ON <sup>1)</sup> | OFF | OFF | _ | | | Micro Controller Unit | ON/slow-<br>down/STOP | OFF | OFF | - | | | CLOCK GEN (MC) | ON | OFF | OFF | _ | | | LP_CLK (f <sub>LP_CLK</sub> ) | ON | OFF | OFF | WDT1 | | | LP_CLK2 (f <sub>LP_CLK2</sub> ) | ON | ON | ON | for cyclic wake-up | | <sup>1)</sup> May not be switched off due to safety reasons #### **Wake-up Source Prioritization** All wake-up sources have the same priority. In order to handle the asynchronous nature of the wake-up sources, the first wake-up signal will initiate the wake-up sequence. Nevertheless all wake-up sources are latched in order to provide all wake-up events to the application software. The software can clear the wake-up source flags. It is ensured, that no wake-up event is lost. As default wake-up sources, MON inputs and cyclic wake are activated after power-on reset, LIN is disabled as wake-up source by default. #### **Wake-up Levels and Transitions** The wake-up can be triggered by rising, falling or both signal edges for each monitor input individually. ## 5 Power Management Unit (PMU) ### 5.1 Features - System modes control (startup, sleep, stop and active) - Power management (cyclic wake) - Control of system voltage regulators with diagnosis (overload, short, overvoltage) - Fail safe mode detection and operation in case of system errors (watchdog fail) - Wake-up sources configuration and management (LIN, MON, GPIOs) - System error logging #### 5.2 Introduction The purpose of the power management unit is to ensure the fail safe behavior of the system IC. Therefore the power management unit controls all system modes including the corresponding transitions. The power management unit is responsible for generating all needed voltage supplies for the embedded MCU (VDDC, VDDP) and the external supply (VDDEXT). Additionally, the PMU provides well defined sequences for the system mode transitions and generates hierarchical reset priorities. The reset priorities control the reset behavior of all system functionalities especially the reset behavior of the embedded MCU. All these functions are controlled by finite state machines. The system master functionality of the PMU requires the generation of an independent logic supply and system clock. Therefore the PMU has a module internal logic supply and system clock which works independently of the MCU clock. Data Sheet 18 Rev. 1.0, 2016-05-06 ## 5.2.1 Block Diagram The following figure shows the structure of the Power Management Unit. **Table 4** describes the submodules more detailed. Figure 4 Power Management Unit Block Diagram Table 4 Description of PMU Submodules | Mod.<br>Name | Modules | Functions | |-----------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Down<br>Supply | Independent Supply Voltage<br>Generation for PMU | This supply is dedicated to the PMU to ensure an independent operation from generated power supplies (VDDP, VDDC). | | $ \frac{LP\_CLK}{LP\_CLK} $ | - Clock Source for all PMU<br>submodules<br>- Backup Clock Source for System<br>- Clock Source for WDT1 | This ultra low power oscillator generates the clock for the PMU. This clock is also used as backup clock for the system in case of PLL Clock failure and as independent clock source for WDT1. | | | Clock Source for PMU | This ultra low power oscillator generates the clock for the PMU in Stop Mode and in the cyclic modes. | | Peripherals | Peripheral Blocks of PMU | These blocks include the analog peripherals to ensure a stable and fail safe PMU startup and operation (bandgap, bias). | Table 4 Description of PMU Submodules (cont'd) | Mod.<br>Name | Modules | Functions | |------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Supply<br>Generation<br>Unit (PGU) | Voltage regulators for VDDP and VDDC | This block includes the voltage regulators for the pad supply (VDDP) and the core supply (VDDC). | | VDDEXT | Voltage regulator for VDDEXT to supply external modules (e.g. Sensors) | This voltage regulator is a dedicated supply for external modules. | | PMU-SFR | All PMU relevant Extended Special Function Registers | This module contains all PMU relevant registers, which are needed to control and monitor the PMU. | | PMU-PCU | Power Control Unit of the PMU | This block is responsible for controlling all power related actions within the PGU Module. It also contains all regulator related diagnosis like under- and overvoltage detection, overcurrent and short circuit diagnoses. | | PMU-WMU | Wake-up Management Unit of the PMU | This block is responsible for controlling all Wake-up related actions within the PMU Module. | | PMU-CMU | Cyclic Management Unit of the PMU | This block is responsible for controlling all actions within cyclic mode. | | PMU-RMU | Reset Management Unit of the PMU | This block generates resets triggered by the PMU like undervoltage or short circuit reset, and passes all resets to the relevant modules and their register. A reset status register with every reset source is available. | ## 5.2.2 PMU Modes Overview The following state diagram shows the available modes of the device. Figure 5 Power Management Unit System Modes ## 5.3 Power Supply Generation (PGU) ## 5.3.1 Voltage Regulator 5.0V (VDDP) This module represents the 5 V voltage regulator, which provides the pad supply for the parallel port pins and other 5 V analog functions (e.g. LIN Transceiver). #### **Features** - · 5 V low-drop voltage regulator - Overcurrent monitoring and shutdown with MCU signalling (Interrupt) - Overvoltage monitoring with MCU signalling (Interrupt) - Undervoltage monitoring with MCU signalling (Interrupt) - Undervoltage monitoring with Reset (Undervoltage Reset, $V_{\rm DDPUV}$ ) - Overtemperature shutdown with MCU signalling (Interrupt) - Pre-Regulator for VDDC Regulator - GPIO Supply - Pull Down Current Source at the output for Sleep Mode only (typ.5 mA) The output capacitor $C_{\text{VDDP}}$ is mandatory to ensure a proper regulator functionality. Figure 6 Module Block Diagram of VDDP Voltage Regulator ## 5.3.2 Voltage Regulator 1.5V (VDDC) This module represents the 1.5 V voltage regulator, which provides the supply for the microcontroller core, digital peripherals and other chip internal analog 1.5 V functions (e.g. ADC). #### **Features** - 1.5 V low-drop voltage regulator - Overcurrent monitoring and Shutdown with MCU signalling (Interrupt) - Overvoltage monitoring with MCU signalling (Interrupt) - Undervoltage monitoring with MCU signalling (interrupt) - Undervoltage monitoring with reset - Overtemperature Shutdown with MCU signalling (Interrupt) - Pull Down Current Source at the output for Sleep Mode only (typ. 100 μA) The output capacitor $C_{\mathrm{VDDC}}$ is mandatory to ensure a proper regulator functionality. Figure 7 Module Block Diagram of VDDC Voltage Regulator ## 5.3.3 External Voltage Regulator 5.0V (VDDEXT) This module represents the 5 V voltage regulator, which serves as a supply for external circuits. It can be used e.g. to supply an external sensor, LEDs or potentiometers. #### **Features** - Switchable (by software) +5 V, low-drop voltage regulator - · Switch-on undervoltage blanking time in order to drive small capacitive loads - Intrinsic current limitation - Undervoltage monitoring and shutdown with MCU signalling (Interrupt) - Overtemperature Shutdown with MCU signalling (Interrupt) - Pull Down Current Source at the output for Sleep Mode only (typ. 100 μA) - Cyclic sense option together with GPIOs - Low current mode available to ensure reduced stop mode current consumption. In this mode current capability is reduced to I<sub>VDDEXT\_LCM</sub> The output capacitor $C_{\text{VDDEXT}}$ is mandatory to ensure a proper regulator functionality. Figure 8 Module Block Diagram ## 5.3.4 Power-on Reset Concept Figure 9 Power-on Reset Concept # 6 System Control Unit - Digital Modules (SCU-DM) ### 6.1 Features - Flexible clock configuration features - · Reset management of all system resets - System modes control for all power modes (active, power down, sleep) - Interrupt enabling for many system peripherals - General purpose input output control - Debug mode control of system peripherals #### 6.2 Introduction The System Control Unit (SCU) supports all central control tasks in the TLE9844QX. The SCU is made up of the following sub-modules: - Clock System and Control (CGU) - Reset Control (RCU) - Power Management (PCU) - Interrupt Management (ICU) - General Port Control - · Flexible Peripheral Management - Module Suspend Control - Error Detection and Correction in Data Memory - Miscellaneous Control - Register Mapping ## 6.2.1 Block Diagram Figure 10 System Control Unit - Digital Modules Block Diagram ### IO description of SCU\_DM: - CGU: - $-f_{\rm sys}$ ; system clock - LP\_CLK; low-power backup clock - RCU: - 1V5DidPOR; Undervoltage reset of power down supply - PMU\_PIN; Reset generated by reset pin - PMU ExtWDT; WDT1 reset - PMU\_SOFT; Software reset - PMU Wake; Stop Mode exit with reset - Reset Type 3; Peripheral reset (contains all resets) - Reset\_Type\_4; Peripheral reset (without SOFT) - Baudrate generator: - $f_{BR}$ ; Baudrate clock for UART - · Port Control: - P0\_POCONy.PDMx; driver strength control - P1\_POCONy.PDMx; driver strength control - MISC: - MODPISELx; Mode selection registers for UART (source selection) and Timer (trigger or count selection) #### 6.3 Clock Generation Unit The Clock Generation Unit (CGU) provides a flexible clock generation for TLE9844QX. During user program execution the frequency can be programmed for an optimal ratio between performance and power consumption. Therefore the power consumption can be adapted to the actual application state. The CGU in the TLE9844QX consists of one oscillator circuit (OSC\_HP), a Phase-Locked Loop (PLL) module including an internal oscillator (OSC\_PLL) and a Clock Control Unit (CCU). The CGU can convert a low-frequency input/external clock signal to a high-frequency internal clock. The system clock $f_{SYS}$ is generated out of the following selectable clocks: - PLL clock output f<sub>PLL</sub> - Direct clock from oscillator OSC\_HP $f_{OSC}$ - Direct output of internal Oscillator $f_{\text{INTOSC}}$ - Low precision clock $f_{\text{LP\_CLK}}$ (HW-enabled for startup after reset and during power-down wake-up sequence) The following sections describe the different parts of the CGU. #### 6.3.1 Low Precision Clock The clock source LP\_CLK is a low-precision RC oscillator (LP-OSC, see $f_{\rm LP_CLK}$ ) that is enabled by hardware as an independent clock source for the TLE9844QX startup after reset and during the power-down wake-up sequence. There is no user configuration possible on $f_{\rm LP\ CLK}$ . ## 6.3.2 High Precision Oscillator Circuit (OSC\_HP) The high precision oscillator circuit, designed to work with both an external crystal oscillator or an external stable clock source, consists of an inverting amplifier with XTAL1 as input, and XTAL2 as output. **Figure 11** shows the recommended external circuitries for both operating modes, External Crystal Mode and External Input Clock Mode. ### 6.3.2.1 External Input Clock Mode When supplying the clock signal directly, not using an external crystal and bypassing the oscillator, the input frequency needs to be within the range of 4 MHz to 24 MHz if the PLL VCO part is used. When using an external clock signal it must be connected to XTAL1. XTAL2 is left open (unconnected). ### 6.3.2.2 External Crystal Mode When using an external crystal, its frequency can be within the range of 4 MHz to 6 MHz. An external oscillator load circuitry must be used, connected to both pins, XTAL1 and XTAL2. It consists normally of the two load capacitances C1 and C2, for some crystals a series damping resistor might be necessary. The exact values and related operating range are dependent on the crystal and have to be determined and optimized together with the crystal vendor using the negative resistance method. As starting point for the evaluation, the following load cap values may be used: Table 5 External CAP Capacitors | Fundamental Mode Crystal Frequency (approx., MHz) | Load Caps $C_1$ , $C_2$ (pF) | |---------------------------------------------------|------------------------------| | 4 | 33 | | 5 | 22 | | 6 | 18 | Data Sheet 29 Rev. 1.0, 2016-05-06 Figure 11 TLE9844QX External Circuitry for the OSC\_HP #### 6.3.3 Clock Control Unit The Clock Control Unit (CCU) receives the clock from the PLL $f_{\rm PLL}$ , the external input clock $f_{\rm OSC}$ , the internal input clock $f_{\rm INTOSC}$ , or the low-precision input clock $f_{\rm LP\_CLK}$ . The system frequency is derived from one of these clock sources. Figure 12 Clock Inputs to Clock Control Unit The CCU generates all necessary clock signals within the microcontroller from the system clock. It consists of: - · Clock slow down circuitry - Centralized enable/disable circuit for clock control In normal running mode, the main module frequencies (synchronous unless otherwise stated) are as follows: - System frequency, $f_{SYS}$ = up to 25 MHz (measurement interface clock MI\_CLK is derived from this clock) - CPU clock (CCLK, SCLK) = up to 25 MHz (divide-down of NVM access clock) - NVM access clock (NVMACCCLK) = up to 25 MHz - Peripheral clock (PCLK, PCLK2, NVMCLK) = up to 25 MHz (equals CPU clock; must be same or higher) Some peripherals are clocked by PCLK, others clocked by PCLK2 and the NVM is clocked by both NVMCLK and NVMACCCLK. During normal running mode, PCLK = PCLK2 = NVMCLK = CCLK. On wake-up from power-down mode, PCLK2 is restored similarly like NVMCLK, whereas PCLK is restored only after PLL is locked. For optimized NVM access (read/write) with reduced wait state(s) and with respect to system requirements on CPU operational frequency, bit field NVMCLKFAC is provided for setting the frequency factor between the NVM access clock NVMACCCLK and the CPU clock CCLK. For the slow down mode, the operating frequency is reduced using the slow down circuitry with clock divider setting at the bit field CLKREL. Bit field CLKREL is only effective when slow down mode is enabled via SFR bit PMCON0.SD bit. Note that the slow down setting of bit field CLKREL correspondingly reduces the NVMACCCLK clock. Slow down setting does not influence the erase and write cycles for the NVM. Peripherals UART1, UART2, T2 and T21 and are not influenced by CLKREL and either not by NVMCLKFAC, to allow functional LIN communication in slow down mode. Figure 13 Clock Generation from $f_{\rm sys}$ ; CLKOUT Generation System Control Unit - Power Modules (SCU-PM) ## 7 System Control Unit - Power Modules (SCU-PM) ## 7.1 Description of the Power Modules System Control Unit The System Control Unit of the power modules consists of the following sub-modules: - Clock Watchdog Unit (CWU): supervision of all power modules relevant clocks with NMI signalling. - · Interrupt Control Unit (ICU): all system relevant interrupt flags and status flags. - Power Control Unit (PCU): takes over control when device enters and exits Sleep and Stop Mode. - External Watchdog (WDT1): independent system watchdog to monitor system activity #### 7.2 Introduction ## 7.2.1 Block Diagram The System Control Unit of the power modules consists of the sub-modules in the figure shown below: Figure 14 Block diagram of System Control Unit - Power Modules ## IO description of SCU\_PM: #### **CWU (Clock Watchdog Unit)** - check of $f_{\text{sys}}$ = system frequency: output of PLL - check of MI\_CLK = measurement interface clock (analog clock): derived out of $f_{\text{sys}}$ by division factors 1/2/3/4 - check of TFILT\_CLK = clock used for digital filters: derived out of $f_{\text{sys}}$ by configurable division factors System Control Unit - Power Modules (SCU-PM) ## **ICU (Interrupt Control Unit)** - PREWARN\_SUP\_NMI = generation of Prewarn-Supply NMI - PREWARN\_CLK\_INT = generation of Prewarn-Clock Watchdog NMI - INT = generation of MISC interrupts **ARM Cortex-M0 Core** ## 8 ARM Cortex-M0 Core ### 8.1 Features The key features of the Cortex-M0 implemented are listed below. #### Processor Core. A low gate count core, with low latency interrupt processing: - Thumb<sup>®</sup> + Thumb-2<sup>®</sup> Instruction Set - Banked stack pointer (SP) only - · Handler and thread modes - · Thumb and debug states - Interruptible-continued instructions LDM/STM, Push/Pop for low interrupt latency - · Automatic processor state saving and restoration for low latency Interrupt Service Routine (ISR) entry and exit - ARM architecture v6-M Style - ARMv6 unaligned accesses - Systick (typ. 1ms) # Nested Vectored Interrupt Controller (NVIC) closely integrated with the processor core to achieve low latency interrupt processing: - External interrupts, configurable from 1 to 24 - 7 interrupt priority registers for levels from 0 up to 192 in steps of 64 - Dynamic repriorization of interrupts - · Priority grouping. This enables selection of pre-empting interrupt levels and non pre-empting interrupt levels - Support for tail-chaining and late arrival of interrupts. This enables back-to-back interrupt processing without the overhead of state saving and restoration between interrupts. - Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead #### **Bus interfaces** Advanced High-performance Bus-Lite (AHB-Lite) interfaces Data Sheet 35 Rev. 1.0, 2016-05-06 **ARM Cortex-M0 Core** #### 8.2 Introduction The ARM Cortex-M0 processor is a leading 32-bit processor and provides a high-performance and cost-optimized platform for a broad range of applications including microcontrollers, automotive body systems and industrial control systems. Like the other Cortex-family processors, the Cortex-M0 processor implements the Thumb<sup>®</sup>-2 instruction set architecture. With the optimized feature set the Cortex-M0 delivers 32-bit performance in an application space that is usually associated with 8- and 16-bit microcontrollers. ## 8.2.1 Block Diagram Figure 15 shows the functional blocks of the Cortex-M0. Figure 15 Cortex-M0 Block Diagram **Address Space Organization** # 9 Address Space Organization The embedded Cortex-M0 MCU offers the following address space organization: Figure 16 Original Cortex-M0 Memory Map The TLE9844QX manipulates operands in the following memory spaces: - 64 KByte of Flash memory in code space - 24 KB Boot ROM memory in code space (used for boot code and IP storage) - 4 KB RAM memory in code space and data space (RAM can be read/written as program memory or external data memory) - Special function registers (SFRs) in peripheral linear address space, up to 0.5 GBytes The figure below shows the detailed address alignment of TLE9844QX: ### **Address Space Organization** The on-chip memory modules available in the TLE9844QX are: Figure 17 TLE9844QX Memory Map **Memory Control Unit** # 10 Memory Control Unit ## 10.1 Features - Provides Memory access to ROM, RAM, NVM, Config Sector through AHB-Lite Interface - MBIST for RAM - MBIST for ROM - · NVM Configuration with Special Function Registers through AHB-Lite Interface - Hardware Memory Protection Logic ### 10.2 Introduction # 10.2.1 Block Diagram The Memory Control Unit is divided in the following sub-modules: - NVM Memory module (embedded Flash Memory) - RAM memory module - · BootROM memory module - Memory protection Unit (MPU) module # **Memory Control Unit** Figure 18 Memory Control Unit Block View # **Functional Features for RAM** - 4 KB RAM - Error correction code (ECC) for detection of single bit and double bit errors and dynamic correction of single bit errors - Single byte access # 11 NVM Module (Flash Memory) The Flash memory provides an embedded user-programmable non-volatile memory, allowing fast and reliable storage of user code and data. #### **Features** - · In-System Programming via LIN (Flash mode) and SWD - Error Correction Code (ECC) for detection of single Bit and double Bit errors and dynamic correction of single Bit errors on Data Block (Double words, 64 bits). - Interrupt and signaling of double bit error by NMI, address of double bit error readable by FW API user routine. - Possibility of checking single bit error occurrence by ROM routines - Program width of 128 Byte (page) - Minimum erase width of 128 Byte (page) - Integrated hardware support for EEPROM emulation - 8 Byte read access - Physical read access time: typ. 75 ns - · Code read access acceleration integrated; read buffer - Page program time: typ. 3 ms - Programming time for 64KB via Debug Interface: < 1800 ms (typ.)</li> - Page erase (128 bytes) and sector erase (4K bytes) time: typ. 4ms - 3 separate keys for data area, program area and BSL area - Password protection for three configurable program flash areas, three separate keys for data, program and BSL - Security option to protect read out via debug interface in application run mode. NVM protection mode available, which can be enabled/disabled with password - Write/erase access to 100TP (e.g. option bytes) is possible via the debug interface Note: The user has to ensure that no flash operations which change the content of the flash get interrupted at any time. The clock for the NVM is supplied with the system frequency $f_{\rm sys}$ . Integrated firmware routines are provided to ease NVM, and other operations including EEPROM emulation. The TLE9844QX NVM module provides physical implementation of the memory module as well as needed complementary features and interface towards the core. The module provides proper access to the memory through 2 AHB-Lite interfaces: a 8-bit data interface for NVM internal register access and a 32-bit data interface for code/data access both multiplexed on Cortex-M0 system bus. The TLE9844QX NVM module consists of the memory cell array and all the control circuits and registers needed to access the array itself. The 64 Kbyte data module is mapped in the Cortex-M0 code address range 11000000H - 1100FFFFH while the dedicated SFRs are mapped in the Cortex-M0 system address range. Access of NVM module is granted through the AMBA matrix block that forwards to the memory modules AHB-Lite interfaces the requests generated by the masters according to the defined priority policy. Data Sheet 41 Rev. 1.0, 2016-05-06 ### 11.1 Definitions This section defines the nomenclature and some abbreviations. The used flash memory is a non-volatile memory ("NVM") based on a floating gate one-transistor cell. It is called "non-volatile" because the memory content is kept when the memory power supply is shut off. ## 11.1.1 General Definitions ### **Logical and Physical States** ### **Erasing** The erased state of a cell is '1'. Forcing an NVM cell to this state is called erasing. Erasing is possible with a granularity of a page (see below). ### Writing The written state of a cell is '0'. Forcing an NVM cell to this state is called writing. Each bit can be individually written. ## **Programming** The combination of erasing and writing is called 'programming'. Programming often means also writing a previously erased page. The wording 'write' or 'writing' are also used for accessing special function registers and the assembly buffer. The meaning depends therefore on the context. The above listed processes have certain limitations: Retention: This is the time during which the data of a flash cell can be read reliably. The retention time is a statistical figure that depends on the operating conditions of the flash array (temperature profile) and the accesses to the flash array. With an increasing number of program/erase cycles (see endurance) the retention is lowered. Drain and gate disturbs decrease data retention as well. Endurance: As described above, the data retention is reduced with an increasing number of program/erase cycles. A flash cell incurs one cycle whenever its page or sector is erased. This number is called "endurance". As said for the retention, it is a statistical figure that depend on operating conditions and the use of the flash cells and on the required guality level. Drain Disturb: Because of using a so called "one-transistor" flash cell each program access disturbs all pages of the same sector slightly. Over long these "drain disturbs" make 0 and 1 values indistinguishable and thus provoke read errors. This effect is again interrelated with the retention. A cell that incurred a high number of drain disturbs will have a lower retention. The physical sectors of the flash array are isolated from each other. So pages of a different sector do not incur a drain disturb, this effect must be therefore considered when the page erase feature is used or when re-programming an ready programmed page (implicitly causing an erase of the page before writing the new data). #### **Data Portions** Data Sheet 42 Rev. 1.0, 2016-05-06 Figure 19 Logical Structure of the NVM Core ### **Doubleword** A doubleword consists of 64 bits. A doubleword represents the data size that is read from or written to the NVM core module within one access cycle. ### **Block** A block consists of one doubleword and its associated ECC data (64 bit data and 8 bit ECC). A block represents the smallest data portion that can be changed in the assembly buffer. Since the ECC protects 64 bits, when a byte is written to the assembly buffer automatically an NVM internal read of the complete block is triggered, the byte and the ECC are updated and the complete block is written back to the assembly buffer. ### **Mapblock** A map block consists of a module specific number of ECC -protected bits that hold the necessary information to map a physical page to a logical page. ### **Page** A page consists of 16 blocks and one map block. ### **Spare Page** A spare page is an additional page in a sector used in each programming routine to allow tearing-safe programming. # Sector A sector consists of 32 logical and 33 physical pages. **Interrupt System** # 12 Interrupt System ## 12.1 Features - Up to 24 interrupt nodes for on-chip peripherals - Up to 8 NMI nodes for critical system events - Maximum flexibility for all 24 interrupt nodes ## 12.2 Introduction ## 12.2.1 Overview The TLE9844QX supports 24 interrupt vectors with 4 priority levels. 22 of these interrupt vectors are assigned to the on-chip peripherals: GPT12, SSC1, SSC2, CCU6, Low-Side Switch, High-Side Switch and A/D Converter are each assigned to one dedicated interrupt vector; while UART1 and Timer2 or UART2, External Interrupt 2 and Timer21 share interrupt vectors. Two vectors are dedicated for External Interrupt 0 and 1. Table 6 Interrupt Vector Table | Service Request | Node ID | Description | | |-----------------|---------|----------------------------------------------------------------------|--| | GPT1 | 0 | GPT1 Interrupt | | | GPT2 | 1 | GPT2 Interrupt | | | MU | 2 | MU interrupt / ADC2, VBG interrupt | | | ADC1 | 3 | ADC10 Bit interrupt | | | CCU0 | 4 | CCU6 node 0 interrupt | | | CCU1 | 5 | CCU6 node 1 interrupt | | | CCU2 | 6 | CCU6 node 2 interrupt | | | CCU3 | 7 | CCU6 node 3 interrupt | | | SSC1 | 8 | SSC1 interrupt (receive, transmit, error) | | | SSC2 | 9 | SSC2 interrupt (receive, transmit, error) | | | UART1 | 10 | UART1 (ASC-LIN) interrupt (receive, transmit), t2, linsync1, LIN | | | UART2 | 11 | UART2 interrupt (receive, transmit), t21, External interrupt (EINT2) | | | EXINT0 | 12 | External interrupt (EINT0), wakeup | | | EXINT1 | 13 | External interrupt (EINT1) | | | WAKEUP | 14 | Wakeup interupt (generated by a wakeup event) | | | rfu | 15 | Reserved for future use | | | rfu | 16 | Reserved for future use | | | LS1 | 17 | Low Side 1 Interrupt | | | LS2 | 18 | Low Side 2 Interrupt | | | HS1 | 19 | High Side 1 Interrupt | | | rfu | 20 | Reserved for future use | | | rfu | 21 | Reserved for future use | | Data Sheet 45 Rev. 1.0, 2016-05-06 **Interrupt System** # Table 6 Interrupt Vector Table (cont'd) | Service Request | Node ID | Description | |-----------------|---------|------------------------| | MONx | 22 | MONx Interrupt, wakeup | | Port 2.x | 23 | Port 2.x - DPP1 | # Table 7 NMI Interrupt Table | Service Request | Node | Description | |-------------------------------|------|--------------------------------------------------------| | PLL NMI | NMI | PLL Loss-of-Lock | | NVM Operation<br>Complete NMI | NMI | NVM Operation Complete | | Overtemperature NMI | NMI | System Overtemperature | | Oscillator Watchdog<br>NMI | NMI | Oscillator Watchdog and MI_CLK Watchdog Timer Overflow | | NVM Map Error NMI | NMI | NVM Map Error | | ECC Error NMI | NMI | RAM / NVM Uncorrectable ECC Error | | Supply Prewarning NMI | NMI | Supply Prewarning | Watchdog Timer (WDT1) # 13 Watchdog Timer (WDT1) ## 13.1 Features In Active Mode, the WDT1 acts as a windowed watchdog timer, which provides a highly reliable and safe way to recover from software or hardware failures. The WDT1 is always enabled in Active Mode. In Sleep Mode, Stop Mode and Debug Mode the WDT1 is disabled. ### **Functional Features** - Watchdog Timer is operating with a from the system clock ( $f_{SYS}$ ) independent clock source ( $f_{LP\ CLK}$ ) - Windowed Watchdog Timer with programmable timing (16, 32, 48, ..., 1008ms period) in Active Mode - · Long open window (200 ms) after power-up, reset, wake-up - Short open window (30 ms) to facilitate Flash programming - System safety shutdown to Sleep Mode after 5 missed WDT1 services - · Watchdog is disabled in Debug Mode - Watchdog cannot be deactivated in Normal Mode - · Watchdog reset is stored in reset status register Data Sheet 47 Rev. 1.0, 2016-05-06 Watchdog Timer (WDT1) # 13.2 Introduction The behavior of the Watchdog Timer in Active Mode is depicted in Figure 20. Figure 20 Watchdog Timer Behavior # 14 GPIO Ports and Peripheral I/O The TLE9844QX has 18 port pins organized into three parallel ports: Port 0 (P0), Port 1 (P1) and Port 2 (P2). Each port pin has a pair of internal pull-up and pull-down devices that can be individually enabled or disabled. P0 and P1 are bidirectional and can be used as general purpose input/output (GPIO) or to perform alternate input/output functions for the on-chip peripherals. When configured as an output, the open drain mode can be selected. On Port 2 (P2) analog inputs are shared with general purpose input. ### 14.1 Features - 10 GPIOs (P0.x & P1.x), 6 analog inputs (P2.x) and two additional analog inputs shared with a XTAL feature (P2.4, P2.5). - Strong pull-up at Reset-pin and Hall-inputs (except P2.x) ## **Bidirectional Port Features (P0, P1)** - · Configurable pin direction - · Configurable pull-up/pull-down devices - · Configurable open drain mode - Configurable drive strength - Transfer of data through digital inputs and outputs (general purpose I/O) - Alternate input/output for on-chip peripherals ### **Analog Port Features (P2)** - Configurable pull-up/pull-down devices - Transfer of data through digital inputs - Alternate inputs for on-chip peripherals ### 14.2 Introduction Data Sheet 49 Rev. 1.0, 2016-05-06 # 14.2.1 Port 0 and Port 1 **Figure 21** shows the block diagram of an TLE9844QX bidirectional port pin. Each port pin is equipped with a number of control and data bits, thus enabling very flexible usage of the pin. Figure 21 General Structure of Bidirectional Port ### 14.2.2 Port 2 Figure 22 shows the structure of an input-only port pin. Each P2 pin can only function in input mode. Register P2\_DIR is provided to enable or disable the input driver. When the input driver is enabled, the actual voltage level present at the port pin is translated into a logic 0 or 1 via a Schmitt-Trigger device and can be read via the register P2\_DATA. Each pin can also be programmed to activate an internal weak pull-up or pull-down device. Register P2\_PUDSEL selects whether a pull-up or the pull-down device is activated while register P2\_PUDEN enables or disables the pull device. The analog input (AnalogIn) bypasses the digital circuitry and Schmitt-Trigger device for direct feed-through to the ADC input channel. Figure 22 General Structure of Input Port # 14.3 TLE9844QX Port Implementation Details # 14.3.1 Port 0 # 14.3.1.1 Port 0 Functions Port 0 alternate function mapping according Table 8 Table 8 Port 0 Input/Output Functions | Port Pin | Input/Output | Select | Connected Signal(s) | From/to Module | |----------|--------------|--------|---------------------|----------------| | P0.0 | Input | GPI | P0_DATA.P0 | | | | | INP1 | T12HR_0 | CCU6 | | | | INP2 | T4INA | GPT12 | | | | INP3 | T2_0 | Timer 2 | | | | INP4 | SWD_CLK | SWD | | | | INP5 | EXINT2_3 | SCU | | | Output | GPO | P0_DATA.P0 | | | | | ALT1 | T3OUT_0 | GPT12 | | | | ALT2 | EXF21_0 | Timer 21 | | | | ALT3 | UART2_RXDO | UART2 | | P0.1 | Input | GPI | P0_DATA.P1 | | | | | INP1 | T13HR_0 | CCU6 | | | | INP2 | UART1_RXD | UART1 | | | | INP3 | T2EX_1 | Timer 2 | | | | INP4 | T21_0 | Timer 21 | | | | INP5 | EXINT0_3 | SCU | | | | INP6 | T4INC | GPT12 | | | | INP7 | CAPINA | GPT12 | | | | INP8 | SSC12_S_SCK | SSC1/2 | | | | INP9 | CC62_0 | CCU6 | | | Output | GPO | P0_DATA.P1 | | | | | ALT1 | T6OUT_0 | GPT12 | | | | ALT2 | CC62_0 | CCU6 | | | | ALT3 | SSC12_M_SCK | SSC1/2 | Table 8 Port 0 Input/Output Functions (cont'd) | Port Pin | Input/Output | Select | Connected Signal(s) | From/to Module | |----------|--------------|--------|---------------------|----------------| | P0.2 | Input | GPI | P0_DATA.P2 | | | | | INP1 | T2EUDA | GPT12 | | | | INP2 | CTRAP_0 | CCU6 | | | | INP3 | SSC12_M_MRST | SSC1/2 | | | | INP4 | T21EX_0 | Timer 21 | | | | INP5 | EXINT1_3 | SCU | | | Output | GPO | P0_DATA.P2 | | | | | ALT1 | SSC12_S_MRST | SSC1/2 | | | | ALT2 | UART1_TXD | UART1 | | | | ALT3 | EXF2_0 | Timer 2 | | P0.3 | Input | GPI | P0_DATA.P3 | | | | | INP1 | SSC1_S_SCK | SSC1 | | | | INP2 | T4EUDA | GPT12 | | | | INP3 | CAPINB | GPT12 | | | | INP4 | EXINT1_2 | SCU | | | | INP5 | T3EUDD | GPT12 | | | | INP6 | CCPOS0_1 | CCU6 | | | Output | GPO | P0_DATA.P3 | | | | | ALT1 | SSC1_M_SCK | SSC1 | | | | ALT2 | T6OFL | GPT12 | | | | ALT3 | T6OUT_1 | GPT12 | | P0.4 | Input | GPI | P0_DATA.P4 | | | | | INP1 | SSC1_S_MTSR | SSC1 | | | | INP2 | CC60_0 | CCU6 | | | | INP3 | T21_2 | Timer 21 | | | | INP4 | EXINT2_2 | SCU | | | | INP5 | T3EUDA | GPT12 | | | | INP6 | CCPOS1_1 | CCU6 | | | Output | GPO | P0_DATA.P4 | | | | | ALT1 | SSC1_M_MTSR | SSC1 | | | | ALT2 | CC60_0 | CCU6 | | | | ALT3 | CLKOUT_0 | SCU | | | | | | | Table 8 Port 0 Input/Output Functions (cont'd) | Port Pin | Input/Output | Select | Connected Signal(s) | From/to Module | |----------|--------------|--------|---------------------|----------------| | P0.5 | Input | GPI | P0_DATA.P5 | | | | | INP1 | SSC1_M_MRST | SSC1 | | | | INP2 | EXINTO_0 | SCU | | | | INP3 | T21EX_2 | Timer 21 | | | | INP4 | T5INA | GPT12 | | | | INP5 | CCPOS2_1 | CCU6 | | | Output | GPO | P0_DATA.P5 | | | | | ALT1 | SSC1_S_MRST | SSC1 | | | | ALT2 | COUT60_0 | CCU6 | | | | ALT3 | LIN_RXD | LIN | # 14.3.2 Port 1 # 14.3.2.1 **Port 1 Functions** Port 1alternate function mapping according Table 9 Table 9 Port 1 Input / Output Functions | Port Pin | Input/Output | Select | Connected Signal(s) | From/to Module | |----------|--------------|--------|---------------------|----------------| | P1.0 | Input | GPI | P1_DATA.P0 | | | | | INP1 | T3INC | GPT12 | | | | INP2 | CC61_0 | CCU6 | | | | INP3 | SSC2_S_SCK | SSC2 | | | | INP4 | T4EUDB | GPT12 | | | Output | GPO | P1_DATA.P0 | | | | | ALT1 | SSC2_M_SCK | SSC2 | | | | ALT2 | CC61_0 | CCU6 | | | | ALT3 | UART2_TXD | UART2 | | P1.1 | Input | GPI | P1_DATA.P1 | | | | | INP1 | T6EUDA | GPT12 | | | | INP2 | T5INB | GPT12 | | | | INP3 | T3EUDC | GPT12 | | | | INP4 | SSC2_S_MTSR | SSC2 | | | | INP5 | T21EX_3 | Timer 21 | | | | INP6 | UART2_RXD | UART2 | | | Output | GPO | P1_DATA.P1 | | | | | ALT1 | SSC2_M_MTSR | SSC2 | | | | ALT2 | COUT61_0 | CCU6 | | | | ALT3 | EXF21_1 | Timer 21 | | P1.2 | Input | GPI | P1_DATA.P2 | | | | | INP1 | EXINT0_1 | SCU | | | | INP2 | T21_1 | Timer 21 | | | | INP3 | T2INA | GPT12 | | | | INP4 | SSC2_M_MRST | SSC2 | | | | INP5 | CCPOS2_2 | CCU6 | | | Output | GPO | P1_DATA.P2 | | | | | ALT1 | SSC2_S_MRST | SSC2 | | | | ALT2 | COUT63_0 | CCU6 | | | | ALT3 | T3OUT_1 | GPT12 | Table 9 Port 1 Input / Output Functions (cont'd) | Port Pin | Input/Output | Select | Connected Signal(s) | From/to Module | |----------|--------------|--------|---------------------|----------------| | P1.4 | Input | GPI | P1_DATA.P4 | | | | | INP1 | EXINT2_1 | SCU | | | | INP2 | T21EX_1 | Timer 21 | | | | INP3 | T2INB | GPT12 | | | | INP4 | T5EUDA | GPT12 | | | | INP5 | SSC12_S_MTSR | SSC1/2 | | | | INP6 | CCPOS1_2 | CCU6 | | | Output | GPO | P1_DATA.P4 | | | | | ALT1 | CLKOUT_1 | SCU | | | | ALT2 | COUT62_0 | CCU6 | | | | ALT3 | SSC12_M_MTSR | SSC1/2 | # 14.3.3 Port 2 # **14.3.3.1 Port 2 Functions** Port 2 alternate function mapping according Table 10 Table 10 Port 2 Input Functions | Port Pin | Input/Output | Select | Connected Signal(s) | From/to Module | |----------|--------------|--------|-------------------------|----------------| | P2.0 | Input | GPI | P2_DATA.P0 | | | | | INP1 | EXINT1_1 | SCU | | | | INP2 | CCPOS0_2 | CCU6 | | | | INP3 | T5EUDB | GPT12 | | | | ANALOG | AN0 | ADC | | P2.1 | Input | GPI | P2_DATA.P1 | | | | | INP1 | CCPOS0_0 | CCU6 | | | | INP2 | EXINT1_0 | SCU | | | | INP3 | T12HR_1 | CCU6 | | | | INP4 | CC61_1 | CCU6 | | | | ANALOG | AN1 | ADC | | P2.2 | Input | GPI | P2_DATA.P2 | | | | | INP1 | T6EUDB | GPT12 | | | | INP2 | T2EX_0 | Timer 2 | | | | INP3 | T12HR_2 | CCU6 | | | | ANALOG | AN2 | ADC | | P2.3 | Input | GPI | P2_DATA.P3 | | | | | INP1 | CCPOS1_0 | CCU6 | | | | INP2 | EXINT0_2 | SCU | | | | INP3 | CTRAP_1 | CCU6 | | | | INP4 | T3IND | GPT12 | | | | INP5 | CC60_1 | CCU6 | | | | ANALOG | AN3 | ADC | | P2.4 | Input | GPI | P2_DATA.P4 | | | | | INP1 | T2EUDB | GPT12 | | | | INP2 | T2_2 | Timer 2 | | | | INP3 | T2EX_2 | Timer 2 | | | | INP4 | CCPOS0_3 | CCU6 | | | | INP5 | CTRAP_2 | CCU6 | | | | IN | XTAL (in) <sup>1)</sup> | XTAL | Table 10 Port 2 Input Functions (cont'd) | Port Pin | Input/Output | Select | Connected Signal(s) | From/to Module | |------------|----------------|--------|--------------------------|----------------| | P2.5 | Input / Output | GPI | P2_DATA.P5 | | | | | INP1 | T3EUDB | GPT12 | | | | INP2 | T4EUDC | GPT12 | | | | INP3 | T2_1 | Timer 2 | | | | INP4 | LIN_TXD | LIN | | | | INP5 | CCPOS1_3 | CCU6 | | | | OUT | XTAL (out) <sup>1)</sup> | XTAL | | P2.6 Input | Input | GPI | P2_DATA.P6 | | | | | INP1 | T4EUDD | GPT12 | | | | INP2 | T2EX_3 | Timer 2 | | | | INP3 | CCPOS2_3 | CCU6 | | | | INP4 | T13HR_2 | CCU6 | | | | ANALOG | AN6 | ADC | | P2.7 | Input | GPI | P2_DATA.P7 | | | | | INP1 | CCPOS2_0 | CCU6 | | | | INP2 | EXINT2_0 | SCU | | | | INP3 | T13HR_1 | CCU6 | | | | INP4 | CC62_1 | CCU6 | | | | ANALOG | AN7 | ADC | <sup>1)</sup> configurable by user **General Purpose Timer Units (GPT12)** # 15 General Purpose Timer Units (GPT12) ### 15.1 Features ### 15.1.1 Features Block GPT1 The following list summarizes the supported features: - $f_{GPT}/4$ maximum resolution - · 3 independent timers/counters - · Timers/counters can be concatenated - · 4 operating modes: - Timer Mode - Gated Timer Mode - Counter Mode - Incremental Interface Mode - Reload and Capture functionality - Shared interrupt: Node 0 ### 15.1.2 Features Block GPT2 The following list summarizes the supported features: - $f_{GPT}/2$ maximum resolution - 2 independent timers/counters - Timers/counters can be concatenated - 3 operating modes: - Timer Mode - Gated Timer Mode - Counter Mode - Extended capture/reload functions via 16-bit capture/reload register CAPREL - · Shared interrupt: Node 1 ### 15.2 Introduction The General Purpose Timer Unit blocks GPT1 and GPT2 have very flexible multifunctional timer structures which may be used for timing, event counting, pulse width measurement, pulse generation, frequency multiplication, and other purposes. They incorporate five 16-bit timers that are grouped into the two timer blocks GPT1 and GPT2. Each timer in each block may operate independently in a number of different modes such as Gated timer or Counter Mode, or may be concatenated with another timer of the same block. Each block has alternate input/output functions and specific interrupts associated with it. Input signals can be selected from several sources by register PISEL. The GPT module is clocked with clock $f_{\text{GPT}}$ . $f_{\text{GPT}}$ is a clock derived from $f_{\text{SYS}}$ . **General Purpose Timer Units (GPT12)** # 15.2.1 Block Diagram GPT1 **Block GPT1** contains three timers/counters: The core timer T3 and the two auxiliary timers T2 and T4. The maximum resolution is $f_{\rm GPT}/4$ . The auxiliary timers of GPT1 may optionally be configured as reload or capture registers for the core timer. Figure 23 GPT1 Block Diagram (n = 2 ... 5) ## **General Purpose Timer Units (GPT12)** # 15.2.2 Block Diagram GPT2 **Block GPT2** contains two timers/counters: The core timer T6 and the auxiliary timer T5. The maximum resolution is $f_{\text{GPT}}/2$ . An additional Capture/Reload register (CAPREL) supports capture and reload operation with extended functionality. Figure 24 GPT2 Block Diagram (n = 1 ... 4) Timer2 and Timer21 # 16 Timer2 and Timer21 ## 16.1 Features - 16-bit auto-reload mode - selectable up or down counting - One channel 16-bit capture mode - Baud-rate generator for U(S)ART ### 16.2 Introduction Two functionally identical timers are implemented: Timer 2 and 21. The description refers to Timer 2 only, but applies to Timer 21 as well. The timer modules are general purpose 16-bit timer. Timer 2 can function as a timer or counter in each of its modes. As a timer, it counts with an input clock of $f_{\rm sys}/12$ (if prescaler is disabled). As a counter, Timer 2 counts 1-to-0 transitions on pin T2. In the counter mode, the maximum resolution for the count is $f_{\rm sys}/24$ (if prescaler is disabled). ### 16.2.1 Timer2 and Timer21 Modes Overview Table 11 Port Registers | Mode | Description | |-------------|---------------------------------------------------------------------------------------------| | Auto-reload | Up/Down Count Disabled | | | Count up only | | | Start counting from 16-Bit reload value, overflow at FFFF <sub>H</sub> | | | <ul> <li>Reload event configurable for trigger by overflow condition only, or by</li> </ul> | | | negative/positive edge at input pin T2EX as well | | | Programmable reload value in register RC2 | | | Interrupt is generated with reload events. | # Timer2 and Timer21 Table 11 Port Registers (cont'd) | Mode | Description | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Auto-reload | <ul> <li>Up/Down Count Enabled</li> <li>Count up or down, direction determined by level at input pin T2EX</li> <li>No interrupt is generated</li> <li>Count up <ul> <li>Start counting from 16-Bit reload value, overflow at FFFF<sub>H</sub></li> <li>Reload event triggered by overflow condition</li> <li>Programmable reload value in register RC2</li> </ul> </li> <li>Count down <ul> <li>Start counting from FFFF<sub>H</sub>, underflow at value defined in register RC2</li> <li>Reload event triggered by underflow condition</li> <li>Reload value fixed at FFFF<sub>H</sub></li> </ul> </li> </ul> | | | | | Channel capture | <ul> <li>Count up only</li> <li>Start counting from 0000<sub>H</sub>, overflow at FFFF<sub>H</sub></li> <li>Reload event triggered by overflow condition</li> <li>Reload value fixed at 0000<sub>H</sub></li> <li>Capture event triggered by falling/rising edge at pin T2EX</li> <li>Captured timer value stored in register RC2</li> <li>Interrupt is generate with reload or capture event</li> </ul> | | | | Capture/Compare Unit 6 (CCU6) # 17 Capture/Compare Unit 6 (CCU6) ## 17.1 Feature Set Overview This section gives an overview over the different building blocks and their main features. ### **Timer 12 Block Features** - Three capture/compare channels, each channel can be used either as capture or as compare channel - Generation of a three-phase PWM supported (six outputs, individual signals for High Side and low-side switches) - 16-bit resolution, maximum count frequency = peripheral clock - Dead-time control for each channel to avoid short-circuits in the power stage - · Concurrent update of T12 registers - Center-aligned and edge-aligned PWM can be generated - Single-shot mode supported - Start can be controlled by external events - Capability of counting external events - Multiple interrupt request sources - · Hysteresis-like control mode ### **Timer 13 Block Features** - · One independent compare channel with one output - 16-bit resolution, maximum count frequency = peripheral clock - Concurrent update of T13 registers - Can be synchronized to T12 - · Interrupt generation at period-match and compare-match - · Single-shot mode supported - · Start can be controlled by external events - Capability of counting external events ### **Additional Specific Functions** - Block commutation for Brushless DC-drives implemented - Position detection via Hall-sensor pattern - Noise filter supported for position input signals - Automatic rotational speed measurement and commutation control for block commutation - Integrated error handling - Fast emergency stop without CPU load via external signal (CTRAP) - · Control modes for multi-channel AC-drives - Output levels can be selected and adapted to the power stage ### 17.2 Introduction The CCU6 unit is made up of a Timer T12 Block with three capture/compare channels and a Timer T13 Block with one compare channel. The T12 channels can independently generate PWM signals or accept capture triggers, or they can jointly generate control signal patterns to drive AC-motors or inverters. A rich set of status bits, synchronized updating of parameter values via shadow registers, and flexible generation of interrupt request signals provide means for efficient software-control. Note: The capture/compare module itself is named CCU6 (capture/compare unit 6). A capture/compare channel inside this module is named CC6x. Data Sheet 64 Rev. 1.0, 2016-05-06 Capture/Compare Unit 6 (CCU6) # 17.2.1 Block Diagram The Timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined (e.g. a channel works in compare mode, whereas another channel works in capture mode). The Timer T13 can work in compare mode only. The multi-channel control unit generates output patterns which can be modulated by T12 and/or T13. The modulation sources can be selected and combined for the signal modulation. Figure 25 CCU6 Block Diagram **UART1/UART2** ## 18 UART1/UART2 ### 18.1 Features - Full-duplex asynchronous modes - 8-Bit or 9-Bit data frames, LSB first - fixed or variable baud rate - Receive buffered (1 Byte) - Multiprocessor communication - Interrupt generation on the completion of a data transmission or reception - Baud-rate generator with fractional divider for generating a wide range of baud rates, e.g. 9.6kBaud, 19.2kBaud, 115.2kBaud, 125kBaud, 250kBaud, 500kBaud - Hardware logic for break and sync byte detection - for UART1: LIN support: connected to timer channel for synchronization to LIN baud rate In all modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in the modes by the incoming start bit if REN = 1. The serial interface also provides interrupt requests when transmission or reception of the frames has been completed. The corresponding interrupt request flags are TI or RI, respectively. If the serial interrupt is not used (i.e., serial interrupt not enabled), TI and RI can also be used for polling the serial interface. ### 18.2 Introduction The UART1/UART2 provide a full-duplex asynchronous receiver/transmitter, i.e., it can transmit and receive simultaneously. They are also receive-buffered, i.e., they can commence reception of a second byte before a previously received byte has been read from the receive register. However, if the first byte still has not been read by the time reception of the second byte is complete, the previous byte will be lost. The serial port receive and transmit registers are both accessed at Special Function Register (SFR) SBUF. Writing to SBUF loads the transmit register, and reading SBUF accesses a physically separate receive register. **UART1/UART2** # 18.2.1 Block Diagram Figure 26 UART Block Diagram ## 18.3 UART Modes The UART1/UART2 can be used in four different modes. In mode 0, it operates as an 8-Bit shift register. In mode 1, it operates as an 8-Bit serial port. In modes 2 and 3, it operates as a 9-Bit serial port. The only difference between mode 2 and mode 3 is the baud rate, which is fixed in mode 2 but variable in mode 3. The variable baud rate is set by the underflow rate on the dedicated baud-rate generator. The different modes are selected by setting bits SM0 and SM1 to their corresponding values, as shown in **Table 12**. Mode 1 example: 8 data bits, 1 start bit, 1 stop bit, no parity selection, 16 times oversampled (majority decision of bits 6, 7, 8), receive & transmit register double buffered, Tx/Rx IRQ(s). Table 12 UART Modes | SM0 | SM1 | Operating Mode | Baud Rate | |-----|-----|------------------------------|----------------------------------------| | 0 | 0 | Mode 0: 8-Bit shift register | $f_{\rm sys}/2$ | | 0 | 1 | Mode 1: 8-Bit shift UART | Variable | | 1 | 0 | Mode 2: 9-Bit shift UART | $f_{\rm sys}$ /64 or $f_{\rm sys}$ /32 | | 1 | 1 | Mode 3: 9-Bit shift UART | Variable | **LIN Transceiver** # 19 LIN Transceiver ## 19.1 Features ### **General Functional Features** - Compliant to LIN2.2 Standard, backward compatible to LIN1.3, LIN2.0 and LIN 2.1 - Compliant to SAE J2602 (Slew Rate, Receiver hysteresis) ### **Special Features** - Measurement of LIN Master baudrate via Timer 2 - LIN can be used as Input/Output with SFR bits. - TxD Timeout Feature (optional, on by default) - Overcurrent limitation and overtemperature protection - LIN module fully resettable via global enable bit ### **Operation Modes Features** - LIN Sleep Mode (LSLM) - LIN Receive-Only Mode (LROM) - LIN Normal Mode (LNM) - High Voltage Input / Output Mode (LHVIO) ## **Slope Modes Features** - Normal Slope Mode (20 kbit/s) - Low Slope Mode (10.4 kbit/s) - Fast Slope Mode (62.5 kbit/s) - Flash Mode (115 kbit/s, 250 kbit/s) ### **Wake-Up Features** LIN Bus wake-up. The wake-up happens on the falling edge of the LIN signal, to allow wake-up and decoding of the same frame. It is possible to enter the sleep mode also with LIN dominant (e.g. caused by LIN shorted to GND). ### 19.2 Introduction The LIN Module is a transceiver for the Local Interconnect Network (LIN) compliant to the LIN2.2 Standard, backward compatible to LIN1.3, LIN2.0 and LIN2.1. It operates as a bus driver between the protocol controller and the physical network. The LIN bus is a single wire, bi-directional bus typically used for in-vehicle networks, using baud rates between 2.4 kBaud and 20 kBaud. Additionally baud rates up to 62.5 kBaud are implemented. The LIN Module offers several different operation modes, including a LIN Sleep Mode and the LIN Normal Mode. The integrated slope control allows to use several data transmission rates with optimized EMC performance. For data transfer at the end of line, a Flash Mode up to 115 kBaud is implemented. This Flash Mode can be used for data transfer under special conditions for up to 250 kbit/s (in production environment, point-to-point communication with reduced wire length and limited supply voltage). **LIN Transceiver** # 19.2.1 Block Diagram Figure 27 LIN Transceiver Block Diagram High-Speed Synchronous Serial Interface SSC1/SSC2 # 20 High-Speed Synchronous Serial Interface SSC1/SSC2 ### 20.1 Features - · Master and Slave Mode operation - Full-duplex or half-duplex operation - Transmit and receive double buffered - · Flexible data format - Programmable number of data bits: 2 to 16 bits - Programmable shift direction: Least Significant Bit (LSB) or Most Significant Bit (MSB) shift first - Programmable clock polarity: idle low or high state for the shift clock - Programmable clock/data phase: data shift with leading or trailing edge of the shift clock - Variable baud rate, e.g. 250kBaud 8MBaud - Compatible with Serial Peripheral Interface (SPI) - · Interrupt generation - On a transmitter empty condition - On a receiver full condition - On an error condition (receive, phase, baud rate, transmit error) - On a transfer complete condition - Port direction selection, see Chapter 14 ### 20.2 Introduction The High-Speed Synchronous Serial Interface (SSC) supports both full-duplex and half-duplex serial synchronous communication. The serial clock signal can be generated by the SSC internally (master mode), using its own 16-Bit baud-rate generator, or can be received from an external master (slave mode). Data width, shift direction, clock polarity, and phase are programmable. This allows communication with SPI-compatible devices or devices using other synchronous serial interfaces. Data is transmitted or received on lines TXD and RXD, which are normally connected to the pins MTSR (MasterTransmit/Slave Receive) and MRST (Master Receive/Slave Transmit). The clock signal is output via line MS\_CLK (Master Serial Shift Clock) or input via line SS\_CLK (Slave Serial Shift Clock). Both lines are normally connected to the pin SCLK. Transmission and reception of data are double-buffered. # High-Speed Synchronous Serial Interface SSC1/SSC2 # 20.2.1 Block Diagram Figure 28 shows all functional relevant interfaces associated with the SSC Kernel. Figure 28 SSC Interface Diagram **Measurement Unit** # 21 Measurement Unit ## 21.1 Features - 1 x 10 Bit ADC with 13 Inputs including attenuator allowing measurement of high voltage input signals - Supply Voltage Attenuators with attenuation of VBAT\_SENSE, VS, MONx, P2.x. - 1 x 8 Bit ADC with 7 Inputs including attenuator allowing measurement of high voltage input signals - Supply Voltage Attenuators with attenuation of VS, VDDEXT, VDDP, VBG, VDDC, TSENSE\_LS, TSENSE\_CENTRAL. - VBG monitoring of 8 Bit ADC to support functional safety requirements. - Temperature Sensor for monitoring the chip temperature and Low Side module temperature. - Supplement Block with Reference Voltage Generation, Bias Current Generation, Voltage Buffer for NVM Reference Voltage, Voltage Buffer for Analog Module Reference Voltage and Test Interface. ## 21.2 Introduction The measurement unit is a functional unit that comprises the following associated sub-modules: Table 13 Measurement functions and associated modules | Module<br>Name | Modules | Functions | |----------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Central Functions<br>Unit | Bandgap reference circuit + current reference circuit | The bandgap-reference sub-module provides two reference voltages 1. an accurate reference voltage for the 10-bit and 8-bit ADCs. A local dedicated bandgap circuit is implemented to avoid deterioration of the reference voltage arising e.g. from crosstalk or ground voltage shift. 2. the reference voltage for the NVM module | | 10 Bit ADC<br>(ADC1) | 10-bit ADC module with 13 multiplexed analog inputs | VBAT_SENSE, VS and MONx measurement.<br>Six (5V) analog inputs from Port 2.x | | 8 Bit ADC (ADC2) | 8-bit ADC module with 7 multiplexed inputs | VS/VDDEXT/VDDP/VBG/VDDC/TSENSE_LS and TSENSE_CENTRAL measurement. | | Temperature<br>Sensor | Temperature sensor readout amplifier with two multiplexed ΔVbesensing elements | Generates outputs voltage which is a linear function of the local chip (Tj) temperature. | | Measurement<br>Core Module | Digital signal processing and ADC control unit | Generates the control signal for the 8-bit ADC 2 and the synchronous clock for the switched capacitor circuits (temperature sensor) Performs digital signal processing functions and provides status outputs for interrupt generation. | # 21.2.1 Block Diagram The Structure of the Measurement Functions Module is shown in the following figure. #### **Measurement Unit** Figure 29 TLE9844QX Measurement Unit-Overview Measurement Core Module (incl. ADC2) # 22 Measurement Core Module (incl. ADC2) ## 22.1 Features - 7 individually programmable channels split into two groups of user configurable and non user configurable - · Individually programmable channel prioritization scheme for measurement unit - Two independent filter stages with programmable low-pass and time filter characteristics for each channel - Two channel configurations: - Programmable upper- and lower trigger thresholds comprising a fully programmable hysteresis - Two individually programmable trigger thresholds with limit hysteresis settings - Individually programmable interrupts and status for all channel thresholds - · Operation down to reset threshold of entire system #### 22.2 Introduction The basic function of this block is the digital postprocessing of several analog digitized measurement signals by means of filtering level comparison and interrupt generation. The measurement postprocessing block is built of seven identical channel units attached to the outputs of the 7-channel 8-bit ADC (ADC2). It processes seven channels, where the channel sequence and prioritization is programmable within a wide range. ## 22.2.1 Block Diagram Figure 30 Module Block Diagram 10-Bit Analog Digital Converter (ADC1) # 23 10-Bit Analog Digital Converter (ADC1) ### 23.1 Features The basic function of this block is the digital postprocessing of several analog digitized measurement signals by means of filtering, level comparison and interrupt generation. The measurement postprocessing block is built of twelve identical channel units attached to the outputs of the 13-channel 10-bit ADC. It processes twelve channels, where the channel sequence and prioritization is programmable within a wide range. #### **Functional Features** - 10 Bit SAR ADC with conversion time of 17 clock cycles - · Programmable clock divider for sequencer and ADC - 12 individually programmable channels (ch0..ch11): - 6 HV Channels: VS, VBAT\_SENSE, MON1...MON4 - 6 LV Channels: P2.1, P2.2, P2.3, P2.6, P2.7, P2.0 - All channels are fully calibrated and user configurable - Individually programmable channel prioritization scheme for digital postprocessing (dpp) - Two independent filter stages with programmable low-pass and time filter characteristics for each channel - Two channel configurations: - Programmable upper- and lower trigger thresholds comprising a fully programmable hysteresis - Two individually programmable trigger thresholds with limit hysteresis settings - Individually programmable upper threshold and lower threshold interrupts and status for all channel thresholds - · ADC reference completely integrated Note: In case the MONx should be evaluated by the ADC1, it is recommended to add 6.8nF capacitors close to the MONx pin of the device, in order to build an external RC filter to limit the bandwidth of the input signal. Data Sheet 75 Rev. 1.0, 2016-05-06 10-Bit Analog Digital Converter (ADC1) # 23.2 Introduction # 23.2.1 Block Diagram Figure 31 Module Block Diagram **High-Voltage Monitor Input** # 24 High-Voltage Monitor Input ### 24.1 Features #### **Features** - 4 High-voltage inputs with VS/2 threshold voltage - Wake capability for system stop mode and system sleep mode - · Edge sensitive wake-up feature configurable for transitions from low to high, high to low or both directions - MON inputs can also be evaluated with ADC in Active Mode, using adjustable threshold values (see also Chapter 23). - · Selectable pull-up and pull-down current sources available ### 24.2 Introduction This module is dedicated to monitor external voltage levels above or below a specified threshold. Each MONx pin can further be used to detect a wake-up event by detecting a level change by crossing the selected threshold. This applies to any power mode. Further more each MONx pin can be sampled by the ADC as analog input. ## 24.2.1 Block Diagram Figure 32 Monitoring Input Block Diagram **High-Side Switch** # 25 High-Side Switch ### 25.1 Features The high-side switch is optimized for driving resistive loads. Only small line inductance are allowed. Typical applications are single or multiple LEDs of a dashboard, switch illumination or other loads that require a high-side switch. A cyclic switch activation during Sleep Mode or Stop Mode of the system is also available. #### **Functional Features** - Multi-purpose high-side switch for resistive load connections (only small line inductances are allowed) - Overcurrent limitation - Overcurrent detection with thresholds: 25 mA, 50 mA, 100 mA, 150 mA and automatic shutdown - · Overtemperature detection and automatic shutdown - Open load detection in on mode with open load current of max. 1.5 mA. - · Interrupt signalling of overcurrent, overtemperature and open load condition - Cyclic switch activation in Sleep Mode and Stop Mode with cyclic sense support and reduced driver capability: max. 40 mA - PWM capability up to 25 kHz - Internal connection to System-PWM Generator (CCU6) - · Slew rate control for low EMI characteristic #### **Applications hints** The voltage at HSx must not exceed the supply voltage by more than 0.3V to prevent a reverse current from HSx to VS. Data Sheet 78 Rev. 1.0, 2016-05-06 **High-Side Switch** ### 25.2 Introduction ### 25.2.1 Block Diagram Figure 33 High-Side Module Block Diagram (incl. subblocks) #### **25.2.2** General The high-side switch can generally be controlled in three different ways: - In Normal mode the output stage is fully controllable through the **SFR** Registers **HSx\_CTRL**. Protection functions as overcurrent, overtemperature and open load detection are available. - The PWM Mode can also be enabled by a HSx\_CTRL SFR bit. The PWM configuration has to be done in the corresponding PWM Module. All protection functions are also available in this mode. The maximum PWM frequency must not exceed 25 kHz (disabled slew rate control only). - The high-side switch provides also the possibility of cyclic switch activation in all low power modes (Sleep Mode and Stop Mode). In this configuration it has limited functionality with limited current capability. Diagnostic functions are not available in this mode. **Low-Side Switch** # 26 Low-Side Switch ### 26.1 Features The general purpose low-side switch is optimized to control an on-board relay. The low-side switch provides embedded protection functions including overcurrent and overtemperature detection. The module is designed for on-board connections. Measures for standard ESD (HBM) and EMC robustness are implemented. #### **Functional Features** - · Multi purpose low-side switch optimized for driving relays: - simple relay driver - PWM relay driver - · Integrated clamping for usage as a simple relay driver - · overcurrent detection and automatic shutdown - · overtemperature detection and automatic shutdown - · interrupt signalling of overcurrent and overtemperature condition - · open load detection with interrupt signalling - PWM capability up to 25 kHz (for inductive loads with external clamping circuitry only!) - · Selectable PWM source: dedicated CCU6 channels - Current drive capability up to min. 270 mA #### **Applications hints** It is not recommended to use the switch in PWM Mode without external free wheeling diode. **Low-Side Switch** Figure 34 Module Block Diagram ## 26.2 Functional Description The low-side switches can generally be controlled in two different ways: - In normal mode the output stage is fully controllable through the **SFR** Registers **LSx\_CTRL**. Protection functions as overcurrent and overtemperature are available. - The PWM Mode can also be enabled by a LSx\_CTRL SFR bit. The PWM configuration has to be done in the corresponding PWM Module (CCU6). All protection functions are also available in this mode. The maximum PWM frequency must not exceed 25 kHz (fast slew rate only). # 27 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. # 27.1 Relay Window Lift Application diagram Figure 35 Simplified Application Diagram Example Note: This is a very simplified example of an application circuit and bill of material. The function must be verified in the actual application. Table 14 External Component (BOM) | Symbol | Function | Component | |--------------------------|-------------------------------------|-----------------------------------------------| | C <sub>1VS</sub> | Capacitor 1 at VS pin | 22 µF¹) | | C <sub>2VS</sub> | Capacitor 2 at VS pin | 100 nF <sup>2)3)</sup> | | $C_{VDDEXT}$ | Capacitor at VDDEXT pin | 330 nF <sup>2)</sup> | | $\overline{C_{VDDC}}$ | Capacitor at VDDC pin | 100 nF <sup>2)3)</sup> + 330 nF <sup>2)</sup> | | $\overline{C_{VDDP}}$ | Capacitor at VDDP pin | 470 nF <sup>2)3)</sup> + 470 nF <sup>2)</sup> | | $R_{MONx}$ | Resistor at MONx pin | 3.9 kΩ | | $\overline{C_{MONx}}$ | Capacitor at MONx connector | 6.8 nF <sup>4)</sup> | | R <sub>VBAT_SENSE</sub> | Resistor at VBAT_SENSE pin | 3.9 kΩ | | C <sub>VBAT_SENSE1</sub> | Capacitor 1at VBAT_SENSE pin | 10 nF <sup>2)</sup> | | C <sub>VBAT_SENSE2</sub> | Capacitor 2 at VBAT_SENSE connector | 6.8 nF <sup>4)</sup> | | C <sub>LIN</sub> | Capacitor at LIN pin | 220 pF | | R <sub>1HS</sub> | Resistor at HS pin for LED | e.g. 2.7kΩ | | R <sub>2HS</sub> | Resistor at HS pin | 160 Ω <sup>5)</sup> | | C <sub>1HS</sub> | Capacitor at HS pin | 6.8nF <sup>2)</sup> | | C <sub>2HS</sub> | Capacitor at HS connector | 33nF <sup>4)</sup> | <sup>1)</sup> to be dimensioned according to application requirements - 2) to reduce the effect of fast voltage transients of Vs, these capacitors should be placed close to the device pin - 3) ceramic capacitor - 4) for ESD GUN - 5) optional, for short to battery protection, calculated for 24V (jump start) # 27.2 Connection of N.C. / N.U. pins The device contains several N.C. (not connected, no bond wire) and N.U. (not used, but bonded) pins. Table 15 Recommendation for connecting N.C. / N.U. pins | type | pin number | recommendation 1 | recommendation 2 | comment | |------|------------------------|------------------|------------------|-------------------------------| | N.C. | 27, 28, 29, 38, 40, 41 | GND | | | | N.C. | 10, 46 | open | GND | neighboring high-voltage pins | | N.U. | 4 | VS | open | | | N.U. | 9 | GND | | | # 27.3 Connection of unused pins Table 16 shows recommendations how to connect pins, in case they are not needed by the application. Table 16 Recommendation for connecting unused pins | type | pin number | recommendation 1 (if unused) | recommendation 2<br>(if unused) | |-------------|----------------------------------------------------------------|------------------------------|---------------------------------------------------------| | LIN | 1 | open | | | HS1 | 3 | VS | open | | MON | 5, 6, 7, 8 | GND | open + configure internal PU/PD | | LS1, LS2 | 11, 12 | GNDLS | open | | GPIO | 14, 15, 16, 17, 20, 22, 23, 24, 25, 26, 33, 34, 35, 36, 37, 39 | GND | external PU/PD<br>or<br>open + configure internal PU/PD | | TMS | 18 | GND | | | Reset | 21 | open | | | P2/XTAL out | 31 | open | | | P2/XTAL in | 32 | GND | | | VDDEXT | 45 | open | | | VBAT_SENSE | 48 | VS | | ## 27.4 Connection of P0.2 for SWD debug mode To enter the SWD debug mode, P0.2 needs to be 0 at the rising edge of the reset signal. P0.2 has an internal pulldown, so it just needs to be ensured that there is no external 1 at P0.2 when the debug mode is entered. #### 27.5 Connection of TMS For the debug mode, the TMS pin needs to be 1 at the rising edge of the reset signal. This is controlled by the debugger. The TMS pin has an internal PD. To avoid the device entering the debug mode unintendedly in the final application, adding an external pull-down additionally is recommended. ## 27.6 ESD Immunity According to IEC61000-4-2 Note: Tests for ESD robustness according to IEC61000-4-2 "gun test" (150pF, 330 $\Omega$ ) were performed. The results and test condition are available in a test report. The achieved values for the test are listed in **Table 17** below. Table 17 ESD "Gun Test" | Performed Test | Result | Unit | Remarks | |----------------------------|--------|------|------------------------------| | ESD at pin LIN, versus GND | ≥6 | kV | 1)positive pulse | | ESD at pin LIN, versus GND | ≤ -6 | kV | <sup>1)</sup> negative pulse | # Table 17 ESD "Gun Test" (cont'd) | Performed Test | Result | Unit | Remarks | |-------------------------------------------------|--------|------|------------------------------| | ESD at pin VS, VBAT_SENSE, MONx, HS, versus GND | ≥6 | kV | 1)positive pulse | | ESD at pin VS, VBAT_SENSE, MONx, HS, versus GND | ≤ -6 | kV | <sup>1)</sup> negative pulse | <sup>1)</sup> ESD susceptibility "ESD GUN", tested by external test house (IBEE Zwickau, EMC Test report Nr. 11-01-16), according to "LIN Conformance Test Specification Package for LIN 2.1, October 10th, 2008" and "Hardware Requirements for LIN, CAN and FlexRay Interfaces in Automotive Application – AUDI, BMW, Daimler, Porsche, Volkswagen – Revision 1.3 / 2012" # 28 Electrical Characteristics This chapter includes all relevant Electrical Characteristics of the product TLE9844QX. ## 28.1 General Characteristics # 28.1.1 Absolute Maximum Ratings Table 18 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | | Number | | |--------------------------------------------------------------------|--------------------------------|----------------|------|----------------------------|------|---------------------------------------------------------------------------------------------------|----------|--| | | | Min. Typ. Max. | | Max. | | Test Condition | | | | Voltages Supply Pins | - | | ' | | 1 | | 1 | | | VS voltage | $V_{\mathrm{S,max}}$ | -0.3 | _ | 40 | V | Load dump | P_1.1.1 | | | VDDP voltage | $V_{\mathrm{DDP,max}}$ | -0.3 | _ | 5.5 | V | _ | P_1.1.2 | | | VDDEXT voltage | $V_{\mathrm{DDEXT,max}}$ | -0.3 | _ | <i>V</i> <sub>S</sub> +0.3 | V | _ | P_1.1.3 | | | VDDC voltage | $V_{\mathrm{DDC,max}}$ | -0.3 | _ | 1.6 | V | _ | P_1.1.4 | | | Voltages High Voltage Pins | | | - 11 | | | | 1 | | | Voltage at VBAT_SENSE pin | $V_{\mathrm{BAT\_SENSE,}}$ max | -28 | _ | 40 | V | 2) | P_1.1.5 | | | Voltage at HS pin | $V_{HS,max}$ | -0.3 | _ | <i>V</i> <sub>S</sub> +0.3 | V | _ | P_1.1.6 | | | Voltage at LIN pin | $V_{LIN,max}$ | -28 | _ | 40 | V | _ | P_1.1.7 | | | Voltage at MON_x pins | $V_{MON,max}$ | -28 | _ | 40 | V | 2) | P_1.1.8 | | | Voltage at LS pin | $V_{LS,max}$ | -0.3 | _ | 40 | V | Internal clamping structure > 40V | P_1.1.9 | | | Voltages GPIOs | - | | ' | | 1 | | 11 | | | Voltage on port pin P0.x, P1.x, P2.x, TMS and RESET | $V_{IO,max}$ | -0.3 | _ | V <sub>DDP</sub> +0.3 | V | $V_{\rm IN} < V_{\rm DDPmax}^{3)}$ | P_1.1.10 | | | Currents | - | * | * | * | * | | - | | | Injection current in Sleep Mode on P0.x, P1.x, P2.x, TMS and RESET | $I_{xx}$ | _ | _ | 5 | mA | maximum allowed injection current on single pin or sum of pins in Sleep Mode and unpowered device | P_1.1.11 | | | Injection current on HS | $I_{XLO}$ | - | _ | 150 | mA | current flowing into<br>HS pin (back supply in<br>case of short to bat-<br>tery) | P_1.1.12 | | ## Table 18 Absolute Maximum Ratings<sup>1)</sup> (cont'd) $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note / | Number | |--------------------------------------------------------------------------------|----------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Output current on LS | $I_{LS}$ | -300 | - | _ | mA | current flowing out of<br>LS pin, e.g. reverse<br>polarity event (defined<br>in LV124) or ISO<br>Pulse event (defined<br>in ISO 7637-2) | P_1.1.13 | | Temperatures | • | | | | • | • | • | | Junction Temperature | $T_{\rm j}$ | -40 | _ | 150 | °C | _ | P_1.1.14 | | Storage Temperature | $T_{\rm stg}$ | -55 | _ | 150 | °C | _ | P_1.1.15 | | ESD Susceptibility | | | | | | | | | ESD Susceptibility <b>HBM</b> all pins | $V_{ESD1}$ | -2 | _ | 2 | kV | JEDEC HBM <sup>4)</sup> | P_1.1.16 | | ESD Susceptibility <b>HBM</b> pins LIN vs. LINGND | $V_{ESD3}$ | -6 | _ | 6 | kV | JEDEC HBM <sup>4)</sup> | P_1.1.17 | | ESD Susceptibility CDM | $V_{ESD\_CDM}$ | -500 | _ | 500 | V | Charged device<br>model, acc. JEDEC<br>JESD22-C101 | P_1.1.18 | | ESD Susceptibility <b>CDM</b> pins 1, 12, 13, 24, 25, 36, 37, 48 (corner pins) | $V_{ESD\_CDM}$ | -750 | _ | 750 | V | Charged device<br>model, acc. JEDEC<br>JESD22-C101 | P_1.1.19 | - 1) Not subject to production test, specified by design. - 2) for -28V, external $3.9k\Omega$ resistor is required to limit output current. - 3) One of these limits must be kept. Keeping V - 4) ESD susceptibility, "JEDEC HBM" according to ANSI/ESDA/JEDEC JS001 (1.5kΩ, 100pF). #### **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. ## 28.1.2 Functional Range Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. ### Table 19 Functional Range $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note / | Number | |---------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|-------|------|------|---------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Supply voltage in Active Mode | $V_{S\_AM}$ | 5.5 | _ | 28 | V | _ | P_1.2.1 | | Extended Supply voltage in Active Mode - Range 1 | $V_{\mathrm{S\_AM\_exte}}$ nd_1 | 28 | _ | 40 | V | Functional with parameter deviation <sup>1)</sup> | P_1.2.12 | | Extended Supply voltage in Active Mode with reduced functionality (Microcontroller / Flash with full operation) - Range 2 | V <sub>S_AM_exte</sub> nd_2 | 3.0 | - | 5.5 | V | Functional with parameter deviation <sup>2)</sup> | P_1.2.2 | | Specified Supply voltage for LIN Transceiver - Active Mode | $V_{S\_AM\_LIN}$ | 5.5 | _ | 18 | V | Parameter<br>Specification | P_1.2.3 | | Extended Supply voltage for LIN<br>Transceiver - Active Mode | $V_{\mathrm{S\_AM\_LIN\_}}$ extend | 4.8 | _ | 28 | V | Functional with parameter deviation | P_1.2.4 | | Extended Supply voltage for LIN & Monitoring Input (MON) - Stop & Sleep Mode | V <sub>S_SSM_LIN</sub> _MON_extend | 3.6 | _ | 5.5 | V | Wakeup<br>functionality<br>ensured | P_1.2.13 | | Min. Supply voltage in Stop Mode | $V_{\mathrm{S\_Stopmin}}$ | 3.0 | _ | _ | V | | P_1.2.5 | | Min. Supply voltage in Sleep Mode | $V_{\mathrm{S\_Sleepmin}}$ | 3.0 | _ | _ | V | | P_1.2.6 | | Supply Voltage transients slew rate | $\mathrm{d}V_\mathrm{S}/\mathrm{d}t$ | -5 | _ | 5 | V/µs | 3) | P_1.2.7 | | Output current on any GPIO | $I_{OH}$ , $I_{OL}$ | -10 | _ | 10 | mA | 3) | P_1.2.8 | | Output sum current for all GPIO pins | $I_{\mathrm{GPIO,sum}}$ | -50 | _ | 50 | mA | 3) | P_1.2.9 | | Operating frequency | $f_{\rm sys}^{4)}$ | 5 | _ | 25 | MHz | 3) | P_1.2.10 | | Junction Temperature 1) This operation voltage range is only all | $T_{\rm j}$ | -40 | _ | 150 | °C | _ | P_1.2.11 | <sup>1)</sup> This operation voltage range is only allowed for a short duration: $t_{max} \le 400 \text{ ms}$ . # 28.1.3 Current Consumption <sup>2)</sup> Hall-Supply, ADC, SPI, UART, NVM, RAM, CPU fully functional and in spec down to 3V VS. Actuators (HS, LS) in VS range from 3V < VS < 5.5V functional but some parameters can be out of spec <sup>3)</sup> Not subject to production test, specified by design. <sup>4)</sup> Function not specified when limits are exceeded. ## **Table 20 Electrical Characteristics** $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | es | Unit | Note / Test Condition | Number | |-------------------------------------------------------------------------------------|-------------------------------------|----------------|-------|----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. Typ. Max. | | | | | | | Current Consumption ( | ②VS pin | | | | • | | | | Current Consumption in Active Mode | $I_{ m Vs\_freduced}$ | _ | _ | 15 | mA | fsys = 10 MHz $V_{\rm s}$ = 13.5V all digital modules enabled and functional, ADCs converting in sequencer mode, PLL running, no loads on GPIOs, VDDEXT off, LIN in recessive state (no communication), HSx & LSx enabled but off <sup>1)</sup> | P_1.3.1 | | Current Consumption in Active Mode | $I_{\sf Vs}$ | _ | 14 | 18 | mA | fsys = 25 MHz $V_{\rm s}$ = 13.5V all digital modules enabled and functional, ADCs converting in sequencer mode, PLL running, no loads on GPIOs, VDDEXT off, LIN in recessive state (no communication), HSx & LSx enabled but off | P_1.3.22 | | Current consumption in Sleep Mode | $I_{Sleep}$ | _ | - | 15 | μΑ | System in Sleep Mode, microcontroller not powered, Wake capable via LIN and MON; GPIOs open (no loads) or connected to GND: $T_{\rm J}$ = -40°C to 25°C; $V_{\rm s}$ = 13.5V | P_1.3.2 | | Current consumption in<br>Sleep Mode (extended<br>Temperature Range) | $I_{\rm Sleep(T\_exte}$ nd) | _ | - | 25 | μΑ | System in Sleep Mode, microcontroller not powered, Wake capable via LIN and MON; GPIOs open (no loads) or connected to GND: $T_{\rm J}$ = 25°C to 85°C; $V_{\rm s}$ = 13.5V | P_1.3.3 | | Current consumption in<br>Sleep Mode (extended<br>Voltage and<br>Temperature Range) | $I_{\mathrm{Sleep(V\_T\_e}}$ xtend) | _ | _ | 30 | μΑ | System in Sleep Mode, microcontroller not powered, Wake capable via LIN and MON; GPIOs open (no loads) or connected to GND: $T_{\rm J}$ = -40°C to 85°C; $V_{\rm s}$ = 5.5V to 18V | P_1.3.4 | ## Table 20 Electrical Characteristics (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | es | Unit | Note / Test Condition | Number | | |------------------------------------------------------------------------------------------|--------------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | | | | | Current consumption in<br>Sleep Mode (extended<br>Voltage and<br>Temperature Range 2) | $I_{\mathrm{Sleep(V\_T\_e}}$ xtend2) | - | - | 40 | μΑ | System in Sleep Mode, microcontroller not powered, Wake capable via LIN and MON; GPIOs open (no loads) or connected to GND: $T_{\rm J}$ = -40°C to 85°C; $V_{\rm s}$ = 3V to 28V | P_1.3.7 | | | Current consumption in Sleep Mode with cyclic wake | $I_{ m Cyclic}$ | _ | _ | 15 | μΑ | $T_{\rm J}$ = -40°C to 25°C;<br>$V_{\rm s}$ = 13.5V<br>during sleep period | P_1.3.5 | | | Current consumption in<br>Sleep Mode with cyclic<br>wake (extended<br>Temperature Range) | $I_{\text{Cyclic}(\text{T\_exte})}$ | _ | _ | 30 | μА | $T_{\rm J}$ = 25°C to 85°C;<br>$V_{\rm s}$ = 13.5V;<br>during sleep period | P_1.3.6 | | | Current consumption in Stop Mode | $I_{Stop}$ | _ | 65 | 115 | μΑ | System in Stop Mode, microcontroller not clocked, Wake capable via LIN and MON; GPIOs open (no loads) or connected to GND; $T_J$ = -40°C to 85°C | P_1.3.19 | | | Current consumption in Stop Mode | $I_{{\sf Stop\_V\_exte}}$ nd | - | 3.5 | 4.0 | mA | System in Stop Mode, microcontroller not clocked, Wake capable via LIN and MON; GPIOs open (no loads) or connected to GND; $T_{\rm J}$ = -40°C to 85°C; $V_{\rm s}$ = 3V | P_1.3.21 | | | Current consumption in<br>Stop Mode with cyclic<br>sense | I <sub>Stop_CS</sub> | _ | 70 | 125 | μА | System in Stop Mode (during stop period), microcontroller not clocked, Wake capable via LIN and MON; VDDEXT off; High Side off; GPIOs open (no loads) or connected to GND or VDDP; $T_J$ = -40°C to 85°C; $V_s$ = 5.5V to 28V | P_1.3.20 | | <sup>1)</sup> Not subject to production test, specified by design ## 28.1.4 Thermal Resistance Table 21 Thermal Resistance | Parameter | Symbol | Values | | | Unit | t Note / Numb<br>Test Condition | Number | |---------------------|--------------|----------------|----|---|------|---------------------------------|---------| | | | Min. Typ. Max. | | | | | | | Junction to Case | $R_{th(JC)}$ | _ | 6 | - | K/W | 1) measured to<br>Exposed Pad | P_1.4.1 | | Junction to Ambient | $R_{th(JA)}$ | _ | 33 | _ | K/W | 2) | P_1.4.2 | <sup>1)</sup> Not subject to production test, specified by design. ## 28.1.5 Timing Characteristics The transition times between the system modes are specified here. Generally the timings are defined from the time when the corresponding Bits in register PMCON0 are set until the sequence is terminated. ## Table 22 System Timing<sup>1)</sup> $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | ool Values | | Unit | Note / Test Condition | Number | | |----------------------|---------------------------|------------|------|------|-----------------------|--------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Wake-up over battery | $t_{ m start}$ | _ | _ | 1 | ms | Battery ramp-up till MCU reset is released; Vs > 3V and RESET = '1' | P_1.5.1 | | Sleep-Exit | t <sub>sleep</sub> - exit | - | _ | 1 | ms | rising/falling edge of any<br>wake-up signal (LIN, MON) till<br>MCU software running | P_1.5.2 | | Sleep-Entry | t <sub>sleep</sub> - | - | _ | 330 | μs | 2) | P_1.5.3 | | | entry | | | | | | | <sup>1)</sup> Not subject to production test, specified by design. Data Sheet 91 Rev. 1.0, 2016-05-06 <sup>2)</sup> According to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board . Board: 76.2x114.3x1.5mm³ with 2 inner copper layers (35μm thick), with thermal via array under the exposed pad contacting the first inner copper layer and 300mm2 cooling area on the bottom layer (70μm). <sup>2)</sup> Wake events during Sleep-Entry are stored and lead to wake-up after Sleep Mode is reached. # 28.2 Power Management Unit (PMU) This chapter includes all electrical characteristics of the Power Management Unit ## 28.2.1 PMU Input Voltage VS #### **Table 23 Electrical Characteristics** $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | Unit | Note / Test Condition | Number | | |--------------------------------------------------------|--------------|--------|------|------|-----------------------|------------------------|----------| | | | Min. | Тур. | Max. | | | | | Required decoupling capacitance | $C_{ m VS1}$ | 0.1 | _ | _ | μF | <sup>1)</sup> ESR < 1Ω | P_2.1.12 | | Required buffer capacitance for stability (load jumps) | $C_{ m VS2}$ | 10 | _ | _ | μF | 2) | P_2.1.13 | <sup>1)</sup> only min. value is tested. ## 28.2.2 PMU I/O Supply Parameters VDDP #### Table 24 Electrical Characteristics $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)<sup>1)</sup> | Parameter | Symbol | | Values | 5 | Unit | Note / Test Condition | Number | |-----------------------------------------------------------------|------------------------|------|--------|------|------|------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Specified Output Current | $I_{VDDP}$ | 0 | _ | 50 | mA | 2) | P_2.1.1 | | Required decoupling capacitance | $C_{VDDP1}$ | 0.47 | _ | _ | μF | <sup>3)4)</sup> ESR < 1Ω | P_2.1.2 | | Required buffer capacitance for stability (load jumps) | $C_{VDDP2}$ | 0.47 | _ | 1 | μF | 4)5) | P_2.1.3 | | Output Voltage including line and load regulation @ Active Mode | $V_{DDPOUT}$ | 4.9 | 5.0 | 5.1 | V | $^{6)}I_{\rm load}$ < 90mA;Vs > 5.5V | P_2.1.4 | | Output Voltage including line and load regulation @ Stop Mode | $V_{ m DDPOUTS}$ | 4.5 | 5.0 | 5.25 | V | <sup>6)</sup> I <sub>load</sub> is only internal;Vs > 5.5V | P_2.1.5 | | Output Drop | Vs <sub>V DDPout</sub> | _ | 50 | +400 | mV | $^{7)}I_{VDDP}$ = 50mA; $V_{S}$ = 3V; | P_2.1.6 | | Load Regulation | $V_{\rm VDDPLOR}$ | -50 | _ | 50 | mV | 2 90mA; C = C <sub>VDDP1</sub> +C <sub>VDDP2</sub> | P_2.1.7 | | Line Regulation | $V_{\rm VDDPLIR}$ | -50 | _ | 50 | mV | V <sub>s</sub> = 5.5 28V | P_2.1.8 | | Over Voltage Detection | $V_{DDPOV}$ | 5.14 | _ | 5.4 | V | $V_{\rm s}$ > 5.5V; Overvoltage leads to SUPPLY_NMI | P_2.1.9 | <sup>2)</sup> Not subject to production test, specified by design. ### Table 24 Electrical Characteristics (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)<sup>1)</sup> | Parameter | rameter Symbol Values | | Unit | Note / Test Condition | Number | | | |-------------------------|-----------------------|------|------|-----------------------|--------|--------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Under Voltage Reset | $V_{DDPUV}$ | 2.55 | 2.7 | 2.8 | V | _ | P_2.1.10 | | Over Current Diagnostic | $I_{ m VDDPOC}$ | 90 | _ | 200 | mA | current including VDDC current consumption | P_2.1.11 | - 1) currents used in this table are positive but flowing out the pin VDDP - 2) Specified output current for port supply and additional other external loads connected to VDDP, excluding on-chip current consumption. - 3) only min. value is tested. - 4) the total capacitance on VDDP must not exceed 2,2 $\mu F$ - 5) Not subject to production test, specified by design. - 6) Load current includes internal supply. - 7) Output drop for $I_{\rm VDDP}$ plus internal supply # 28.2.3 PMU Core Supply Parameters VDDC #### **Table 25 Electrical Characteristics** $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note / | Number | |------------------------------------------------------------------|-----------------------|------|-------|------|------|------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Required decoupling capacitance | $C_{ extsf{VDDC1}}$ | 0.1 | _ | _ | μF | <sup>1)</sup> ESR < 1Ω | P_2.2.1 | | Required buffer capacitance for stability (load jumps) | $C_{VDDC2}$ | 0.33 | _ | 1 | μF | 2) | P_2.2.2 | | Output Voltage including line regulation @ Active Mode/Stop Mode | $V_{DDCOUT}$ | 1.44 | 1.5 | 1.56 | V | $I_{\rm load}$ < 40mA; with<br>setting of VDDC<br>output voltage to<br>1.5V in Stop Mode | P_2.2.3 | | Load Regulation | $V_{\mathrm{DDCLOR}}$ | -50 | _ | 50 | mV | 2 40mA; C = C <sub>VDDC1</sub> +C <sub>VDDC2</sub> | P_2.2.4 | | Line Regulation | $V_{DDCLIR}$ | -25 | _ | 25 | mV | V <sub>s</sub> = 5.5 28V | P_2.2.5 | | Over Voltage Detection | $V_{DDCOV}$ | 1.58 | _ | 1.68 | V | Overvoltage leads to SUPPLY_NMI | P_2.2.6 | | Under Voltage Reset | $V_{DDVUV}$ | 1.10 | _ | 1.19 | V | _ | P_2.2.7 | | Over Current Diagnostic | $I_{\text{VDDCOC}}$ | 40 | _ | 80 | mA | _ | P_2.2.8 | <sup>1)</sup> only min. value is tested. <sup>2)</sup> Not subject to production test, specified by design. # 28.2.4 VDDEXT Voltage Regulator 5.0V **Table 26 Electrical Characteristics** $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)<sup>1)</sup> | Parameter | Symbol | | Value | S | Unit | Note / | Number | |------------------------------------------------------------|----------------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | VDDEXT Regulator Active Mode | | | | | | | | | Specified Output Current | $I_{VDDEXT}$ | 0 | _ | 20 | mA | current flowing out of pin VDDEXT | P_2.3.1 | | Required decoupling capacitance | $C_{\text{VDDEXT1}}$ | 330 | _ | 1000 | nF | <sup>2)</sup> ESR < 1 Ω | P_2.3.2 | | Required buffer capacitance for stability (load jumps) | $C_{\text{VDDEXT2}}$ | 100 | _ | 1000 | nF | 3) | P_2.3.3 | | Output Voltage including line and load regulation | $V_{DDEXT}$ | 4.9 | 5.0 | 5.1 | V | $I_{\text{load}}$ < 20mA;Vs $\geq$ 5.5V | P_2.3.4 | | Output Drop | $V_{\rm s}$ - $V_{\rm DDEXT}$ | | 50 | +400 | mV | $I_{\rm load}$ < 20mA;<br>3V < $V_{\rm s}$ < 5.0V | P_2.3.5 | | Load Regulation | $V_{ m DDEXTLOR}$ | -80 | _ | 20 | mV | 0.01 20mA; C = $C_{VDDEXT1} + C_{VDDEXT2}$ ; $V_s \ge 5.5V$ | P_2.3.6 | | Line Regulation | $V_{VDDEXTLIR}$ | -50 | _ | 50 | mV | V <sub>s</sub> = 5.5 28V | P_2.3.7 | | Power Supply Ripple Rejection | $P_{SSRVDDEXT}$ | 50 | _ | _ | dB | $^{3)}$ $V_{\rm s}$ = 13.5V; f=0<br>1KHz; $V_{\rm r}$ =2Vpp; 0<br>20mA | P_2.3.8 | | Under Voltage Shutdown | $V_{VDDEXTUV}$ | 1.55 | 1.9 | 2.2 | V | 4) | P_2.3.9 | | Over Current Limitation | $I_{\text{VDDEXTOC}}$ | 100 | 250 | 380 | mA | 3)_ | P_2.3.10 | | VDDEXT output discharge resistance | $R_{ m VDDEXT\_DIS}$ CHG | 16 | 20 | 24 | kΩ | _ | P_2.3.11 | | VDDEXT Regulator Low Current | Mode | | | | | | | | Specified Output Current | $I_{\mathrm{VDDEXT\_LCM}}$ | 0 | - | 5 | mA | _ | P_2.3.28 | | Output Voltage including line and load regulation - Load 1 | $V_{ m DDEXT\_LCM}$ 1 | 4.6 | 5.0 | 5.1 | V | $I_{\text{load}} \le 5 \text{mA;Vs} \ge 5.5 \text{V}$ | P_2.3.29 | | Output Drop - Load 1 | $V_{ m s}$ - $V_{ m DDEXT\_LCM}$ | | 50 | +300 | mV | $I_{\text{load}} \le 5\text{mA};$<br>$3\text{V} < V_{\text{s}} \le 5\text{V};$<br>C =<br>$C_{\text{VDDEXT1}} + C_{\text{VDDEXT2}}$ | P_2.3.30 | | Load Regulation - Load 1 | V <sub>DDEXTLOR</sub> _<br>LCM1 | -250 | _ | 250 | mV | 0 5mA; C = $C_{VDDEXT1}+C_{VDDEXT2};$ $V_{s} \ge 5.5V$ | P_2.3.31 | | Line Regulation - Load 1 | V <sub>VDDEXTLIR</sub> _<br>LCM1 | -300 | _ | 300 | mV | $I_{\text{load}} \le 5\text{mA};$<br>$V_{\text{s}} = 5.5 \dots 28\text{V}$ | P_2.3.32 | | Power Supply Ripple Rejection | $P_{\rm SSRVDDEXT}$ _LCM | 50 | - | - | dB | <sup>3)</sup> Vs= 13.5V; f=0<br>1KHz; Vr=2Vpp; 0<br>5mA | P_2.3.33 | - 1) currents used in this table are positive but flowing out the pin VDDEXT - 2) only min. value is tested. - 3) Not subject to production test, specified by design. - 4) When condition is met, the Bit VDDEXT\_CTRL.VDDEXT\_UV\_IS will be set. # 28.2.5 VPRE Voltage Regulator (PMU Subblock) Parameters The PMU VPRE Regulator acts as a supply of VDDP and VDDC voltage regulators. Table 27 Functional Range | Parameter | Symbol | Values l | | | Unit | Note / Test Condition | Number | |--------------------------|------------|----------|------|------|------|-----------------------|---------| | | | Min. | Тур. | Max. | | | | | Specified Output Current | $I_{VPRE}$ | _ | _ | 90 | mA | 1) | P_2.4.1 | <sup>1)</sup> Not subject to production test, specified by design. # 28.2.5.1 Load Sharing of VPRE Regulator The figure below shows the load sharing concept of VPRE regulator. Figure 36 Load Sharing of VPRE Regulator # 28.2.6 Power Down Voltage Regulator (PMU Subblock) Parameters The PMU Power Down voltage regulator consists of two subblocks: - Power Down Pre regulator: VDD5VPD - Power Down Core regulator: VDD1V5\_PD (Supply used for GPUDATAxy registers) Both regulators are used as purely internal supplies. The following table contains all relevant parameter: Table 28 Functional Range | Parameter | Symbol | | Values | | | Note / Test Condition | Number | |--------------------------|----------------------|------|--------|------|---|------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Power-On Reset Threshold | $V_{ m DD1V5\_PD\_}$ | 1.2 | _ | 1.5 | V | <sup>1)</sup> I <sub>load</sub> = internal load<br>connected to<br>VDD1V5_PD | P_2.5.1 | <sup>1)</sup> Not subject to production test, specified by design # 28.3 System Clocks ## 28.3.1 Electrical Characteristics Oscillators and PLL ## Table 29 Electrical Characteristics System Clocks $V_{\rm S}$ = 5.5 V to 28 V,, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | S | Unit | Note / Test Condition | Number | |----------------------------------------------|--------------------|------------|-------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | 1 | | | | PMU Oscillators (Powe | r Managei | ment Unit | ) | | | , | 1 | | Frequency of LP_CLK | $f_{\sf LP\_CLK}$ | 17 | 20 | 23 | MHz | this clock is used at startup<br>and can be used in case the<br>PLL fails | P_3.1.1 | | Frequency of LP_CLK2 | $f_{\sf LP\_CLK2}$ | 70 | 100 | 130 | kHz | this clock is used for cyclic wake | P_3.1.2 | | CGU Oscillator (Clock | Generatio | n Unit Mic | rocont | roller) | | | | | Short term frequency deviation <sup>1)</sup> | $f_{TRIMST}$ | -0.4% | _ | +0.4% | MHz | within any 100 ms, e.g. after synchronization to a LIN frame (includes PLL accumulated jitter value). Assuption: $T_j$ is varying < 30°C. | P_3.1.3 | | Absolute accuracy | $f_{\sf TRIMABSA}$ | -1.49% | _ | +1.49% | MHz | Including temperature& lifetime drift and supply variation | P_3.1.4 | | CGU-OSC Start-up<br>time | $t_{\rm OSC}$ | - | _ | 10 | μs | <sup>2)</sup> startup time OSC from<br>Sleep Mode, power supply<br>stable | P_3.1.5 | | PLL (Clock Generation | Unit Micro | ocontrolle | er) <sup>2)</sup> | | | | 1 | | VCO reference frequency range | $f_{REF}$ | 0.8 | 1 | 1.25 | MHz | | P_3.1.25 | | VCO frequency (tuning) range | fvco | 75 | _ | 160 | MHz | | P_3.1.2 | | Input frequency range | $f_{ m OSC}$ | 4 | - | 6 | MHz | see also specified limits for $f_{\rm VCO}$ and $f_{\rm REF}$ resulting in restrictions for possible N divider settings | P_3.1.6 | | XTAL1 input freq. range | $f_{OSCHP}$ | 4 | _ | 6 | MHz | see also specified limits for $f_{\rm VCO}$ and $f_{\rm REF}$ resulting in restrictions for possible N divider settings | P_3.1.23 | | Output freq. range | $f_{PLL}$ | 15 | _ | 40 | MHz | see also specified limits for $f_{\rm VCO}$ and $f_{\rm REF}$ resulting in restrictions for possible N divider settings | P_3.1.7 | | Free-running frequency | $f_{VCOfree}$ | _ | 34 | _ | MHz | | P_3.1.2 | ## Table 29 Electrical Characteristics System Clocks (cont'd) $V_{\rm S}$ = 5.5 V to 28 V,, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note / Test Condition | Number | |---------------------------------------------|-------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Input clock high/low time | $t_{ m high/low}$ | 10 | _ | _ | ns | | P_3.1.8 | | Peak period jitter | $t_{ m jp}$ | -500 | - | 500 | ps | for K=2; this parameter value is only valid with the combination of an external quartz oscillator (e.g. 5 MHz) | P_3.1.9 | | Accumulated jitter with external oscillator | jacc_ext | - | - | 5 | ns | for K=2; this parameter value is only valid with the combination of an external quartz oscillator (e.g. 5 MHz). | P_3.1.10 | | Lock-in time | $t_{L}$ | - | - | 260 | μs | this parameter represents<br>the duration from module<br>power-on to assertion of<br>lock signal | P_3.1.11 | <sup>1)</sup> The typical oscillator frequency is 40 MHz ## 28.3.2 External Clock Parameters XTAL1, XTAL2 ### Table 30 Functional Range $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)<sup>1)</sup> | Parameter | Symbol | | Values | | Unit | Note / | Number | |------------------------------------------------|-----------------------|-------------------------------|--------|------|------|----------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Input voltage range limits for signal on XTAL1 | $V_{IX1\_SR}$ | -1.7 + V <sub>DDC</sub> | - | 1.7 | V | 2) | P_3.2.1 | | Input voltage (amplitude) on XTAL1 | $V_{AX1\_SR}$ | $0.3 \times V_{\mathrm{DDC}}$ | _ | _ | V | 3) Peak-to-peak voltage | P_3.2.2 | | XTAL1 input current | $I_{IL}$ | _ | _ | ±20 | μA | $0 \ V < V_{IN} < V_{DDI}$ | P_3.2.3 | | Oscillator frequency | $f_{ m OSC}$ | 4 | _ | 6 | MHz | Clock signal | P_3.2.4 | | Oscillator frequency | $f_{ m OSC}$ | 4 | _ | 6 | MHz | Crystal or<br>Resonator | P_3.2.5 | | High time | $t_{1\_VCOBYP}$ | 6 | _ | _ | ns | 4)5) | P_3.2.6 | | Low time | $t_{2\_VCOBYP}$ | 6 | _ | _ | ns | 4)5) | P_3.2.7 | | Rise time | t <sub>3_VCOBYP</sub> | _ | 8 | 8 | ns | 4)5) | P_3.2.8 | | Fall time | $t_{4\_VCOBYP}$ | _ | 8 | 8 | ns | 4)5) | P_3.2.9 | | High time | t <sub>1—PLLNM</sub> | 12 | _ | _ | ns | 5)6) | P_3.2.10 | <sup>2)</sup> Not subject to production test, specified by design. ## Table 30 Functional Range (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)<sup>1)</sup> | Parameter | Symbol | | Values | | Unit | Note /<br>Test Condition | Number | |-----------|----------------------|------|--------|------|------|--------------------------|----------| | | | Min. | Тур. | Max. | | | | | Low time | t <sub>2_PLLNM</sub> | 12 | _ | _ | ns | 5)6) | P_3.2.11 | | Rise time | t <sub>3_PLLNM</sub> | _ | 7 | 7 | ns | 5)6) | P_3.2.12 | | Fall time | t <sub>4_PLLNM</sub> | _ | 7 | 7 | ns | 5)6) | P_3.2.13 | - 1) Not subject to production test, specified by design. - 2) Overload conditions must not occur on pin XTAL1. - 3) The amplitude voltage $V_{\rm AX1}$ refers to the offset voltage $V_{\rm OFF}$ . This offset voltage must be stable during the operation and the resulting voltage peaks must remain within the limits defined by $V_{\rm IX1}$ . - 4) this performance is only valid for Prescaler Mode (VCO Bypass mode). - 5) tested with rectangular signal with $V_{IN\_Low} = 0V$ to $V_{IN\_High} = V_{DDC}$ - 6) this performance is only valid for PLL Normal Mode. Data Sheet 101 Rev. 1.0, 2016-05-06 ### 28.4 Flash Parameters This chapter includes the parameters for the 64 KByte embedded flash module. #### 28.4.1 Flash Characteristics #### Table 31 Flash Characteristics<sup>1)</sup> $V_{\rm S}$ = 5.5 V to 28 V,, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | s | Unit | Note / | Number | |--------------------------------------------------------|---------------|------|-----------------|------|---------|--------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Programming time per 128 Byte page | $t_{PR}$ | _ | 3 <sup>2)</sup> | 3.5 | ms | 3V < V <sub>S</sub> < 28V | P_4.1.1 | | Erase time per sector/page | $t_{ER}$ | _ | 4 <sup>2)</sup> | 4.5 | ms | $3V < V_{\rm S} < 28V$ | P_4.1.2 | | Data retention time | $t_{RET}$ | 20 | _ | _ | years | 1,000 erase / program cycles | P_4.1.3 | | Data retention time | $t_{RET}$ | 50 | _ | _ | years | 1,000 erase /<br>program cycles<br>$T_j = 30^{\circ}\text{C}^{3)}$ | P_4.1.4 | | Flash erase endurance for user sectors | $N_{ER}$ | 30 | _ | _ | kcycles | Data retention time 5 years | P_4.1.5 | | Flash erase endurance for security pages <sup>4)</sup> | $N_{\sf SEC}$ | 10 | - | - | cycles | Data retention time 20 years | P_4.1.6 | | Drain disturb limit | $N_{DD}$ | 32 | _ | _ | kcycles | 5) | P_4.1.7 | - 1) Not subject for production test, specified by design. - 2) Programming and erase times depend on the internal Flash clock source. The control state machine needs a few system clock cycles. The requirement is only relevant for extremely low system frequencies. - 3) Derived by extrapolation of lifetime tests. - 4) Temperature: 25 °C - 5) This parameter limits the number of subsequent programming operations within a physical sector without a given page in this sector being (re-)programmed. The drain disturb limit is applicable if wordline erase is used repeatedly. For normal sector erase/program cycles this limit will not be violated. For data sectors the integrated EEPROM emulation firmware routines handle this limit automatically, for wordline erases in code sectors (without EEPROM emulation) it is recommended to execute a software based refresh, which may make use of the integrated random number generator NVMBRNG to statistically start a refresh. Data Sheet 102 Rev. 1.0, 2016-05-06 # 28.5 Parallel Ports (GPIO) # 28.5.1 Description of Keep and Force Current Figure 37 Pull-Up/Down Device Figure 38 Pull-Up Keep and Forced Current Figure 39 Pull-Down Keep and Force Current # 28.5.2 DC Parameters Port 0, Port 1, TMS, Reset ### Table 32 DC Characteristics Port0, Port1 $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | | Note / | Number | |-----------------------|---------------------------|--------------------------|-----------------------------------|------------------------|----|-----------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Input low voltage | $V_{IL}$ | -0.3 | _ | $0.3 \times V_{DDP}$ | V | <sup>1)</sup> 4.5V ≤ V <sub>DDP</sub> ≤ 5.5V | P_5.2.1 | | Input low voltage | $V_{\mathrm{IL\_extend}}$ | -0.3 | $0.42 \text{ x}$ $V_{\text{DDP}}$ | _ | V | $^{2)} 2.6V \le V_{DDP} < 4.5V$ | P_5.2.14 | | Input high voltage | $V_{IH}$ | $0.7 \times V_{\rm DDP}$ | _ | V <sub>DDP</sub> + 0.3 | V | $^{1)} 4.5V \le V_{DDP} \le 5.5V$ | P_5.2.2 | | Input high voltage | $V_{\mathrm{IH\_extend}}$ | - | $0.52 \text{ x}$ $V_{\text{DDP}}$ | V <sub>DDP</sub> + 0.3 | V | <sup>2)</sup> 2.6V ≤ V <sub>DDP</sub> < 4.5V | P_5.2.15 | | Input Hysteresis | HYS | 0.11 x $V_{\rm DDP}$ | _ | _ | V | $^{2)}$ 4.5V ≤ V <sub>DDP</sub> ≤ 5.5V; Series resistance = 0 Ω | P_5.2.3 | | Input Hysteresis | HYS <sub>extend</sub> | _ | 0.09 x<br>V <sub>DDP</sub> | _ | V | $^{2)}$ 2.6V ≤ V <sub>DDP</sub> < 4.5V; Series resistance = 0 Ω | P_5.2.16 | | Output low voltage | $V_{OL}$ | _ | _ | 1.0 | V | $^{3)} I_{OL} \leq I_{OLmax}$ | P_5.2.4 | | Output low voltage | $V_{OL}$ | _ | _ | 0.4 | V | <sup>3) 5)</sup> IOL ≤ IOLnom | P_5.2.5 | | Output high voltage | $V_{OH}$ | V <sub>DDP</sub> - 1.0 | _ | _ | V | $^{3) \ 4)} I_{OH} \ge I_{OHmax}$ | P_5.2.6 | | Output high voltage | $V_{OH}$ | V <sub>DDP</sub> - 0.4 | - | _ | V | $^{3)} I_{OH} \ge I_{OHnom}$ | P_5.2.7 | | Input leakage current | $I_{\rm OZ2}$ | -5 | _ | +5 | μΑ | $^{6)}$ $T_{\rm J} \le 85^{\circ}{\rm C}$ , $0.45~{\rm V} < V_{\rm IN}$ $< V_{\rm DDP}$ | P_5.2.8 | #### Table 32 DC Characteristics Port0, Port1 (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | nbol Values | | | Unit | Note / | Number | |----------------------------------------|-------------------|-------------|------|------|------|----------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Input leakage current | $I_{OZ2}$ | -15 | - | +15 | μΑ | $T_{\rm J} \le 150^{\circ}{\rm C},$<br>0.45 V < $V_{\rm IN}$<br>< $V_{\rm DDP}$ | P_5.2.9 | | Pull level keep current <sup>7)</sup> | $I_{PLK}$ | _ | _ | ±200 | μΑ | $V_{\text{PIN}} \ge V_{\text{IH}} \text{ (up)}$<br>$V_{\text{PIN}} \le V_{\text{IL}} \text{ (dn)}$ | P_5.2.10 | | Pull level force current <sup>7)</sup> | $I_{PLF}$ | ±1.5 | _ | - | mA | $V_{\text{PIN}} \ge V_{\text{IL}} \text{ (up)}$<br>$V_{\text{PIN}} \le V_{\text{IH}} \text{ (dn)}$ | P_5.2.11 | | Pin capacitance | $C_{IO}$ | _ | _ | 10 | pF | 2) | P_5.2.12 | | Reset Pin Timing | | | | | · | | | | Reset Pin Input Filter Time | $T_{filt\_RESET}$ | _ | 5 | _ | μs | 9) | P_5.2.13 | - 1) Tested at $V_{\rm DDP}$ = 5V, specified for 2.55V < $V_{\rm DDP}$ < 5.1V. - 2) Not subject to production test, specified by design. - 3) The maximum deliverable output current of a port driver depends on the selected output driver mode. The limit for pin groups must be respected. - 4) Tested at 2.55V < $V_{\rm DDP}$ < 5.1V, $I_{\rm OL}$ = 4mA, $I_{\rm OH}$ = -4mA, specified for 2.7V < $V_{\rm DDP}$ < 5.1V. - 5) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{\text{OL}} \rightarrow GND$ , $V_{\text{OH}} \rightarrow V_{\text{DDP}}$ ). Tested at 2.55V < $V_{\text{DDP}}$ < 5.1V, $I_{\text{OL}}$ = 1mA, $I_{\text{OH}}$ = -1mA. - 6) The given values are worst-case values. In production test, this leakage current is only tested at 125°C; other values are ensured by correlation. For derating, please refer to the following descriptions: - Leakage derating depending on temperature ( $T_J$ = junction temperature [°C]): - $I_{\rm OZ}$ = 0.05 × e<sup>(1.5+0.028×TJ)</sup> [µA]. For example, at a temperature of 95°C the resulting leakage current is 3.2 µA. - Leakage derating depending on voltage level (DV = $V_{\rm DDP}$ $V_{\rm PIN}$ [V]): - $I_{OZ} = I_{OZtempmax} (1.6 \times DV) [\mu A]$ - This voltage derating formula is an approximation which applies for maximum temperature. - 7) Negative current is representing pullup; positive current is representing pulldown - 8) Keep current: Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: $V_{\text{PIN}} \ge V_{\text{IH}}$ for a pull-up; $V_{\text{PIN}} \le V_{\text{IL}}$ for a pull-down. - Force current: Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device: $V_{\text{PIN}} \leq V_{\text{IL}}$ for a pull-up; $V_{\text{PIN}} \geq V_{\text{IH}}$ for a pull-down. - These values apply to the fixed pull-devices in dedicated pins and to the user-selectable pull-devices in general purpose IO pins. - 9) This filter time and its variation is derived from the time base $t_{LP\ CLK}$ = 1 / $f_{LP\ CLK}$ . #### Note: Operating Conditions apply. Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{OV}$ . Table 33 Current Limits for Port Output Drivers<sup>1)</sup> | Port Output Driver Mode | Maximum Out $(I_{\rm OLmax},$ - $I_{\rm OH}$ | • \ | Output Curre $I_{\mathrm{OHnom}}$ ) | Number | | |-------------------------|----------------------------------------------|------------------------|-------------------------------------|------------------------|----------| | | VDDP ≥ 4.5V | 2.55V < VDDP<br>< 4.5V | VDDP ≥ 4.5V | 2.55V < VDDP<br>< 4.5V | | | Strong Driver | 5 mA | 3 mA | 1.6 mA | 1.0 mA | P_5.2.20 | Table 33 Current Limits for Port Output Drivers<sup>1)</sup> (cont'd) | Port Output Driver Mode | Maximum Out $(I_{\rm OLmax}$ , - $I_{\rm OH}$ | • | Output Curre $I_{\mathrm{OHnom}}$ ) | Number | | |-------------------------|-----------------------------------------------|------------------------|-------------------------------------|------------------------|----------| | | <b>VDDP</b> ≥ <b>4.5V</b> | 2.55V < VDDP<br>< 4.5V | VDDP ≥ 4.5V | 2.55V < VDDP<br>< 4.5V | | | Medium Driver | 3 mA | 1.8 mA | 1.0 mA | 0.8 mA | P_5.2.21 | | Weak Driver | 0.5 mA | 0.3 mA | 0.25 mA | 0.15 mA | P_5.2.22 | <sup>1)</sup> Not subject to production test, specified by design. ## 28.5.3 DC Parameters Port 2 These parameters apply to the IO voltage range, 2.55 V $\leq V_{\rm DDP} \leq$ 5.5 V. Note: Operating Conditions apply. Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{OV}$ . ### Table 34 DC Characteristics Port 2 $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | Unit | Note / | Number | |----------------------------------------------------|---------------------------------|-------------------------------|-------------------------------------|------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Input low voltage | $V_{IL\_P2}$ | -0.3 | _ | 0.3 x V <sub>DDP</sub> | V | $^{1)} 4.5 \text{V} \le \text{V}_{\text{DDP}} \le 5.5 \text{V}$ | P_5.3.1 | | Input low voltage | $V_{\mathrm{IL\_P2\_exte}}$ nd | -0.3 | $0.42 \text{ x}$ $V_{\mathrm{DDP}}$ | _ | V | <sup>2)</sup> 2.6V ≤ V <sub>DDP</sub> < 4.5V | P_5.3.8 | | Input high voltage | $V_{IH\_P2}$ | $0.7 \times V_{\mathrm{DDP}}$ | _ | V <sub>DDP</sub> + 0.3 | V | $^{1)} 4.5 \text{V} \le \text{V}_{\text{DDP}} \le 5.5 \text{V}$ | P_5.3.2 | | Input high voltage | $V_{\mathrm{IH\_P2\_ext}}$ end | _ | $0.52 \text{ x}$ $V_{\mathrm{DDP}}$ | V <sub>DDP</sub> + 0.3 | V | $^{2)}$ 2.6V $\leq$ V <sub>DDP</sub> $<$ 4.5V | P_5.3.9 | | Input Hysteresis | HYS <sub>P2</sub> | 0.11 x V <sub>DDP</sub> | - | _ | V | $^{2)}$ 4.5V ≤ V <sub>DDP</sub> ≤ 5.5V; Series resistance = 0 Ω | P_5.3.3 | | Input Hysteresis | HYS <sub>P2_ext</sub> end | _ | 0.09 x<br>V <sub>DDP</sub> | - | V | $^{2)}$ 2.6V ≤ V <sub>DDP</sub> < 4.5V; Series resistance = 0 Ω | P_5.3.10 | | Input leakage current | I <sub>OZ1_P2</sub> | -400 | - | +400 | nA | $4.5 \text{V} \le \text{V}_{\text{DDP}} \le$ $5.5 \text{V}$ $T_{\text{J}} \le 85 ^{\circ} \text{C}$ , $0 \text{ V} < V_{\text{IN}} < V_{\text{DDP}}$ | P_5.3.4 | | Input leakage current (extended temperature range) | $I_{{\sf OZ1\_P2\_T\_}}$ extend | -1 | _ | +1 | uA | $2.6 \text{V} \le \text{V}_{\text{DDP}} <$ $4.5 \text{V}$ $T_{\text{J}} \le 150 ^{\circ} \text{C},$ $0 \text{ V} < V_{\text{IN}} < V_{\text{DDP}}$ | P_5.3.11 | | Pull level keep current <sup>4)</sup> | $I_{PLK\_P2}$ | _ | _ | ±30 | μΑ | <sup>3)</sup> VPIN ≥ VIH (up)<br>VPIN ≤ VIL (dn) | P_5.3.5 | #### Table 34 DC Characteristics Port 2 (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note / | Number | |------------------------------------------|---------------|--------|------|------|------|------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Pull level force current <sup>4)</sup> | $I_{PLF\_P2}$ | ±750 | _ | _ | μΑ | $^{3)}$ VPIN $\leq$ VIL (up)<br>VPIN $\geq$ VIH (dn) | P_5.3.6 | | Pin capacitance (digital inputs/outputs) | $C_{IO\_P2}$ | _ | _ | 10 | pF | 2) | P_5.3.7 | - 1) Tested at $V_{\rm DDP}$ = 5V, specified for 4.9V < $V_{\rm DDP}$ < 5.1V. - 2) Not subject to production test, specified by design. - 3) Keep current: Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: $V_{\text{PIN}} \ge V_{\text{IH}}$ for a pull-up; $V_{\text{PIN}} \le V_{\text{IL}}$ for a pull-down. Force current: Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device: $V_{\text{PIN}} \le V_{\text{IL}}$ for a pull-up; $V_{\text{PIN}} \ge V_{\text{IH}}$ for a pull-down. - 4) Negative current is representing pullup; positive current is representing pulldown ## 28.5.4 Operating Conditions The following operating conditions must not be exceeded to ensure correct operation of the TLE9844QX. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed. Note: Typical parameter values refer to room temperature and nominal supply voltage, minimum/maximum parameter values also include conditions of minimum/maximum temperature and minimum/maximum supply voltage. Additional details are described where applicable. #### **Table 35 Operating Condition Parameters** $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note / | Number | |---------------------------------------------------------------------------|-------------------|--------|---------------------------|---------------------------|------|--------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Digital core supply voltage | $V_{DDC}$ | 1.35 | _ | 1.6 | V | Full active mode | P_5.4.1 | | Digital supply voltage for IO pads | $V_{DDP}$ | 2.55 | 5.0 | 5.5 | V | 1) | P_5.4.2 | | Digital ground voltage | $V_{SS}$ | 0 | _ | 0 | V | Reference voltage | P_5.4.3 | | Overload current | $I_{OV}$ | - 5.0 | _ | 5.0 | mA | Per IO pin <sup>2)3)</sup> | P_5.4.4 | | Overload current | $I_{OV}$ | - 2.0 | _ | 5.0 | mA | Per analog input pin <sup>2)3)</sup> | P_5.4.5 | | Overload positive current coupling factor for analog inputs <sup>4)</sup> | $K_{OVA}$ | _ | 1.0<br>x 10 <sup>-6</sup> | 1.0<br>x 10 <sup>-4</sup> | _ | $I_{\rm OV} > 0^{3)}$ | P_5.4.6 | | Overload negative current coupling factor for analog inputs | $K_{OVA}$ | - | 2.5<br>x 10 <sup>-4</sup> | 1.5<br>x 10 <sup>-3</sup> | _ | $I_{\rm OV} < 0^{3)}$ | P_5.4.7 | | Overload positive current coupling factor for digital I/O pins | $K_{OVD}$ | _ | 1.0<br>x 10 <sup>-4</sup> | 5.0<br>x 10 <sup>-3</sup> | _ | $I_{\rm OV} > 0^{3)}$ | P_5.4.8 | | Overload negative current coupling factor for digital I/O pins | $K_{OVD}$ | _ | 1.0<br>x 10 <sup>-2</sup> | 3.0<br>x 10 <sup>-2</sup> | _ | I <sub>OV</sub> < 0 <sup>3)</sup> | P_5.4.9 | | Absolute sum of overload currents | $\Sigma I_{OV} $ | _ | - | 80 | mA | 3) | P_5.4.10 | 1)Performance of pad drivers, A/D Converter, and Flash module depends on $V_{\rm DDP}$ . If the external supply voltage $V_{\rm DDP}$ becomes lower than the specified operating range, a power reset must be generated. Otherwise, the core supply voltage $V_{\rm DDI}$ may rise above its specified operating range due to parasitic effects. This power reset can be generated by the on-chip SWD. If the SWD is disabled the power reset must be generated by activating the PORST input - 2) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range: $V_{\rm OV} > V_{\rm IHmax}$ ( $I_{\rm OV} > 0$ ) or $V_{\rm OV} < V_{\rm ILmin}$ ( $I_{\rm OV} < 0$ ). The absolute sum of input overload currents on all pins may not exceed **50 mA**. The supply voltages must remain within the specified limits. Proper operation under overload conditions depends on the application. - Overload conditions must not occur on pin XTAL1 (powered by $V_{\rm DDIM}$ ). - 3) Not subject to production test, specified by design. - 4) An overload current $(I_{OV})$ through a pin injects an error current $(I_{INJ})$ into the adjacent pins. This error current adds to that pin's leakage current $(I_{OZ})$ . The value of the error current depends on the overload current and is defined by the overload coupling factor $K_{OV}$ . The polarity of the injected error current is reversed from the polarity of the overload current that produces it. - The total current through a pin is $|I_{TOT}| = |I_{OZ}| + (|I_{OV}| \times K_{OV})$ . The additional error current may distort the input voltage on analog inputs. Data Sheet 108 Rev. 1.0, 2016-05-06 ## 28.6 LIN Transceiver ## 28.6.1 Electrical Characteristics Table 36 Electrical Characteristics LIN Transceiver | Parameter | Symbol | | Values | | Unit | Note / Test Condition | Number | |--------------------------------------------------------|-----------------------|---------------------------|----------------------|---------------------------|------|----------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Bus Receiver Interface | | | | | | | | | Receiver threshold voltage, recessive to dominant edge | $V_{th\_dom}$ | 0.4 ×V <sub>S</sub> | 0.45 ×V <sub>S</sub> | 0.53 x V <sub>S</sub> | V | SAE J2602 | P_6.1.1 | | Receiver dominant state | $V_{BUSdom}$ | -27 | _ | 0.4 ×V <sub>S</sub> | V | LIN Spec 2.2 (Par. 17) | P_6.1.2 | | Receiver threshold voltage, dominant to recessive edge | $V_{th\_rec}$ | 0.47 x<br>V <sub>S</sub> | 0.55 ×V <sub>S</sub> | 0.6 ×V <sub>S</sub> | V | SAE J2602 | P_6.1.3 | | Receiver recessive state | $V_{\rm BUSrec}$ | 0.6 ×V <sub>S</sub> | _ | 1.15 ×V <sub>S</sub> | V | 1) LIN Spec 2.2 (Par. 18) | P_6.1.4 | | Receiver center voltage | $V_{ m BUS\_CN}$ | 0.475<br>× V <sub>S</sub> | 0.5 × V <sub>S</sub> | 0.525<br>× V <sub>S</sub> | V | <sup>2)</sup> LIN Spec 2.2 (Par. 19) | P_6.1.5 | | Receiver hysteresis | $V_{HYS}$ | 0.07<br>× V <sub>S</sub> | 0.12 ×V <sub>S</sub> | 0.175<br>× V <sub>S</sub> | V | <sup>3)</sup> LIN Spec 2.2 (Par. 20) | P_6.1.6 | | Wake-up threshold voltage | $V_{\mathrm{BUS,wk}}$ | 0.4 ×V <sub>S</sub> | 0.5 ×V <sub>S</sub> | 0.6 ×V <sub>S</sub> | V | _ | P_6.1.7 | | Dominant time for bus wake-<br>up | $t_{ m WK,bus}$ | 30 | _ | 150 | μѕ | including analog and<br>digital filter time. Digital<br>filter time can be<br>adjusted by<br>PMU.CNF_WAKE_FIL<br>TER | P_6.1.8 | | Bus Transmitter Interface | | | | | | | I | | Bus recessive output voltage | $V_{BUS,ro}$ | 0.8 ×V <sub>S</sub> | _ | $V_{S}$ | V | $V_{TxD}$ = high Level | P_6.1.9 | | Bus short circuit current | $I_{BUS,sc}$ | 40 | 100 | 150 | mA | Current Limitation for driver dominant state driver on $V_{\rm BUS}$ = 18 V; LIN Spec 2.2 (Par. 12) | P_6.1.10 | | Leakage current | $I_{ m BUS\_NO\_}$ | -1000 | -450 | 0 | μΑ | $V_{\rm S}$ = 0 V; $V_{\rm BUS}$ = -12 V;<br>LIN Spec 2.2 (Par. 15) | P_6.1.11 | | Leakage current | I <sub>BUS_NO_</sub> | _ | 10 | 20 | μΑ | $V_{\rm S}$ = 0 V; $V_{\rm BUS}$ = 18 V;<br>LIN Spec 2.2 (Par. 16) | P_6.1.12 | | Leakage current | I <sub>BUS_PAS</sub> | -1 | _ | _ | mA | $V_{\rm S}$ = 18 V; $V_{\rm BUS}$ = 0 V;<br>LIN Spec 2.2 (Par. 13) | P_6.1.13 | | Leakage current | I <sub>BUS_PAS</sub> | _ | _ | 20 | μΑ | $V_{\rm S}$ = 8 V; $V_{\rm BUS}$ = 18 V;<br>LIN Spec 2.2 (Par. 14) | P_6.1.14 | ## Table 36 Electrical Characteristics LIN Transceiver (cont'd) | Parameter | Symbol | | Value | es | Unit | Note / Test Condition | Number | |---------------------------------------------------------------------|--------------------|---------|----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Bus pull-up resistance | R <sub>BUS</sub> | 20 | 30 | 47 | kΩ | Normal mode LIN Spec<br>2.2 (Par. 26), also<br>present in Sleep mode | P_6.1.15 | | AC Characteristics - Trans | ceiver No | rmal Sl | ope Mode | • | | | | | Propagation delay bus dominant to RxD LOW | $t_{d(L),R}$ | 0.1 | 1 | 6 | μs | LIN Spec 2.2<br>(Param. 31) | P_6.1.16 | | Propagation delay bus recessive to RxD HIGH | $t_{d(H),R}$ | 0.1 | 1 | 6 | μs | LIN Spec 2.2<br>(Param. 31) | P_6.1.17 | | Receiver delay symmetry | t <sub>sym,R</sub> | -2 | _ | 2 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}};$<br>LIN Spec 2.2 (Par. 32) | P_6.1.18 | | Duty cycle D1<br>Normal Slope Mode<br>(for worst case at 20 kbit/s) | t <sub>duty1</sub> | 0.396 | - | _ | | $^{4)}$ duty cycle 1<br>$TH_{Rec}(max) = 0.744 \times V_S;$<br>$TH_{Dom}(max) = 0.581 \times V_S;$<br>$t_{bit} = 50 \ \mu s;$<br>D1 = $t_{bus\_rec(min)} / 2 \times t_{bit};$<br>LIN Spec 2.2 (Par. 27) | P_6.1.19 | | Duty cycle D2<br>Normal Slope Mode<br>(for worst case at 20 kbit/s) | t <sub>duty2</sub> | - | - | 0.581 | | $^{4)}$ duty cycle 2<br>$TH_{Rec}(min) = 0.422 \times V_S;$<br>$TH_{Dom}(min) =$<br>$0.284 \times V_S;$<br>$t_{bit} = 50 \ \mu s;$<br>$D2 = t_{bus\_rec(max)} / 2 \times t_{bit};$<br>LIN Spec 2.2 (Par. 28) | P_6.1.20 | | AC Characteristics - Trans | ceiver Lo | w Slope | Mode | · | | | | | Propagation delay<br>bus dominant to RxD LOW | $t_{d(L),R}$ | 0.1 | 1 | 6 | μs | LIN Spec 2.2<br>(Param. 31) | P_6.1.21 | | Propagation delay bus recessive to RxD HIGH | $t_{d(H),R}$ | 0.1 | 1 | 6 | μs | LIN Spec 2.2<br>(Param. 31) | P_6.1.22 | | Receiver delay symmetry | $t_{sym,R}$ | -2 | _ | 2 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}};$<br>LIN Spec 2.2 (Par. 32) | P_6.1.23 | Table 36 Electrical Characteristics LIN Transceiver (cont'd) | Parameter | Symbol | | Value | es | Unit | Note / Test Condition | Number | |--------------------------------------------------------------|--------------------|----------|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Duty cycle D3<br>(for worst case at<br>10,4 kbit/s) | t <sub>duty1</sub> | 0.417 | - | - | | $^{4)}$ duty cycle 3<br>$TH_{Rec}(max) = 0.778 \times V_S;$<br>$TH_{Dom}(max) = 0.616 \times V_S;$<br>$t_{bit} = 96 \ \mu s;$<br>D3 = $t_{bus\_rec(min)} / 2 \times t_{bit};$<br>LIN Spec 2.2 (Par. 29) | P_6.1.24 | | Duty cycle D4<br>(for worst case at<br>10,4 kbit/s) | t <sub>duty2</sub> | _ | - | 0.590 | | $^{4)}$ duty cycle 4<br>$TH_{Rec}(min) = 0.389 \times V_{S};$<br>$TH_{Dom}(min) =$<br>$0.251 \times V_{S};$<br>$t_{bit} = 96 \ \mu s;$<br>$D4 = t_{bus\_rec(max)} / 2 \times t_{bit};$<br>LIN Spec 2.2 (Par. 30) | P_6.1.25 | | <b>AC Characteristics - Trans</b> | ceiver Fa | st Slope | Mode | | | | | | Propagation delay bus dominant to RxD LOW | $t_{d(L),R}$ | 0.1 | 1 | 6 | μs | _ | P_6.1.26 | | Propagation delay bus recessive to RxD HIGH | $t_{d(H),R}$ | 0.1 | 1 | 6 | μs | _ | P_6.1.27 | | Receiver delay symmetry-<br>extended supply voltage<br>range | $t_{sym,R}$ | -2.0 | _ | 2.0 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}};$ | P_6.1.42 | | Duty cycle D5<br>(used for 62,5 kbit/s) | t <sub>duty1</sub> | 0.395 | - | - | | $^{4)}$ duty cycle 5<br>$TH_{Rec}(max) = 0.744 \times V_S;$<br>$TH_{Dom}(max) = 0.581 \times V_S;$<br>$t_{bit} = 16 \mu s;$<br>$D5 = t_{bus\_rec(min)} / 2 \times t_{bit};$ | P_6.1.29 | | Duty cycle D6<br>(used for 62,5 kbit/s) | t <sub>duty2</sub> | _ | - | 0.581 | | $^{4)}$ duty cycle 6<br>TH <sub>Rec</sub> (min)= 0.422 × $V_{\rm S}$ ;<br>TH <sub>Dom</sub> (min)= 0.284 × $V_{\rm S}$ ;<br>$t_{\rm bit}$ = 16 μs;<br>D6 = $t_{\rm bus\_rec(max)}$ / 2 x $t_{\rm bit}$ ; | P_6.1.30 | | AC Characteristics - Flash | Mode | • | | • | • | | | | Propagation delay bus dominant to RxD LOW | $t_{d(L),R}$ | 0.1 | 0.5 | 6 | μs | _ | P_6.1.31 | | Propagation delay bus recessive to RxD HIGH | $t_{d(H),R}$ | 0.1 | 0.5 | 6 | μs | _ | P_6.1.32 | | Receiver delay symmetry | $t_{\rm sym,R}$ | -1.0 | _ | 2.0 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(^{h}),R}};$ | P_6.1.44 | ## Table 36 Electrical Characteristics LIN Transceiver (cont'd) $V_s$ = 5.5V to 18V, $T_j$ = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | es | Unit | Note / Test Condition | Number | |---------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Duty cycle D7<br>(for worst case at 115 kbit/s)<br>for +1 µs Receiver delay<br>symmetry<br>(used for 250 kbit/s<br>programming) | t <sub>duty1</sub> | 0.395 | - | _ | | $^{5)}$ duty cycle D7<br>$TH_{Rec}(max) = 0.744 \times V_S;$<br>$TH_{Dom}(max) = 0.581 \times V_S;$ $t_{bit} = 8.7 \ \mu s;$<br>$D7 = t_{bus\_rec(min)} / 2 \times t_{bit};$ | P_6.1.34 | | Duty cycle D8<br>(for worst case at 115 kbit/s)<br>for +1 µs Receiver delay<br>symmetry<br>(used for 250 kbit/s<br>programming) | t <sub>duty2</sub> | - | - | 0.578 | | $^{5)}$ duty cycle D8<br>TH <sub>Rec</sub> (min) = 0.422 × $V_S$ ;<br>TH <sub>Dom</sub> (min) = 0.284 × $V_S$ ; $t_{bit}$ = 8.7 μs;<br>D8 = $t_{bus\_rec(max)}$ / 2 x $t_{bit}$ ; | | | LIN input capacity | $C_{LIN\_IN}$ | _ | 15 | 30 | pF | 6) | P_6.1.36 | | TxD dominant time out | $t_{\sf timeout}$ | 6 | 12 | 20 | ms | $V_{TxD}$ = 0 V | P_6.1.37 | | Thermal Shutdown (Juncti | on Tempe | erature) | | | • | | | | Thermal shutdown temp. | $T_{\rm jSD}$ | 160 | 180 | 200 | °C | 6) | P_6.1.38 | | Thermal shutdown hyst. | $\Delta T$ | _ | 10 | _ | K | 6) | P_6.1.39 | <sup>1)</sup> Maximum limit specified by design. 5) Bus load Load 1 = 1 nF / 500 $\Omega$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ 6) Not subject to production test, specified by design. <sup>2)</sup> $V_{\text{BUS CNT}} = (V_{\text{th dom}} + V_{\text{th rec}})/2$ <sup>3)</sup> $V_{\text{HYS}} = V_{\text{BUSrec}} - V_{\text{BUSdom}}$ <sup>4)</sup> Bus load concerning LIN Spec 2.2: Load 1 = 1 nF / 1 k $\Omega$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ Load 2 = 6.8 nF / 660 $\Omega$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ Load 3 = 10 nF / 500 $\Omega$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ ## 28.7 High-Speed Synchronous Serial Interface ## 28.7.1 SSC Timing The table below provides the SSC timing in the TLE9844QX. ## Table 37 SSC Master Mode Timing (Operating Conditions apply; CL = 50 pF) | Parameter | Symbol | | Values | | | Note / | Number | | |----------------------|--------|-------------------------|--------|------|----|-------------------------------------|---------|--| | | | Min. | Тур. | Max. | | Test Condition | | | | SCLK clock period | $t_0$ | 1) 2 * T <sub>SSC</sub> | _ | _ | | $^{2)} V_{\rm DDP} > 2.7 \text{ V}$ | P_7.1.1 | | | MTSR delay from SCLK | $t_1$ | 10 | _ | _ | ns | $^{2)} V_{\rm DDP} > 2.7 \text{ V}$ | P_7.1.2 | | | MRST setup to SCLK | $t_2$ | 10 | _ | _ | ns | $^{2)} V_{\rm DDP} > 2.7 \text{ V}$ | P_7.1.3 | | | MRST hold from SCLK | $t_3$ | 15 | _ | _ | ns | $^{2)} V_{\rm DDP} > 2.7 \text{ V}$ | P_7.1.4 | | - 1) $T_{\text{SSCmin}} = T_{\text{CPU}} = 1/f_{\text{CPU}}$ . If $f_{\text{CPU}} = 20$ MHz, $t_0 = 100$ ns. $T_{\text{CPU}}$ is the CPU clock period. - 2) Not subject to production test, specified by design. Figure 40 SSC Master Mode Timing ## 28.8 Measurement Unit ## 28.8.1 Electrical Characteristics Table 38 Supply Voltage Signal Conditioning | Parameter | Symbol | | Values | | Unit | Note / Test Condition | Number | | | |------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|---------------|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | | | Min. | Тур. | Max. | | | | | | | ADC1 - Battery / Supply V | oltage Measure | ement | $V_{BAT\_SE}$ | NSE / J | 's | | | | | | Input to output voltage attenuation: V <sub>BAT_SENSE</sub> / V <sub>S</sub> | $ATT_{\mathrm{VBAT\_SENSE}}$ , $ATT_{\mathrm{VS}}$ | _ | 0.047 | _ | | | P_8.1.10 | | | | Nominal operating input voltage range $V_{\rm BAT\_SENSE}$ / $V_{\rm S}$ | $V_{\rm BAT\_SENSE,}$ range, $V_{\rm S,}$ range | 0 | - | 25.7<br>7 | V | <sup>2)</sup> Max. value corresponds to typ. ADC full scale input; | P_8.1.11 | | | | Accuracy of $V_{\rm BAT\_SENSE}$ / $V_{\rm S}$ after calibration - with IIR filter | $\begin{array}{c} \Delta V_{\rm BAT\_SENSE\_II} \\ _{\rm R}, \ V_{\rm S\_IIR} \end{array}$ | -200 | _ | 200 | mV | $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C,<br>$f_{\rm ADCI}$ = $f_{\rm sys\_max}$<br>ADC1_FILTCOEFF0_11.<br>CHx = 11'b. | P_8.1.12 | | | | Accuracy of $V_{\rm BAT\_SENSE}$ / $V_{\rm S}$ after calibration | $\begin{array}{c} \Delta V_{\mathrm{BAT\_SENSE}}, \\ V_{\mathrm{S}} \end{array}$ | -300 | - | 300 | mV | $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C,<br>$f_{\rm ADCI}$ = $f_{\rm sys\_max}$ . | P_8.1.36 | | | | ADC1 - Monitoring Input | Voltage Measur | ement | $V_{MONx}$ | | | | | | | | Input to output voltage attenuation: VMONx | $ATT_{VMONx}$ | _ | 0.039 | _ | | | P_8.1.13 | | | | Nominal operating input voltage range VMONx | $V_{ m MONx,range}$ | 0 | _ | 31.0<br>5 | V | <sup>2)</sup> Max. value corresponds to typ. ADC full scale input; | P_8.1.14 | | | | Accuracy of $V_{\rm MONx}$ sense after calibration - with IIR filter | $\Delta V_{MONx\_IIR}$ | -241 | _ | 241 | mV | $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C,<br>$f_{\rm ADCI}$ = $f_{\rm sys\_max}$<br>ADC1_FILTCOEFF0_11.<br>CHx = 11'b. | P_8.1.33 | | | | Accuracy of $V_{\rm MONx}$ sense after calibration - Reduced Operating Range - with IIR filter | $\Delta V_{ ext{MONx\_ROR\_IIR}}$ | -170 | _ | 170 | mV | $^{2)}$ $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C,<br>$V_{\rm MONx,range}$ = 0V to 12V,<br>$f_{\rm ADCI}$ = $f_{\rm sys\_max}$ ,<br>ADC1_FILTCOEFF0_11.<br>CHx = 11'b. | P_8.1.20 | | | ## Table 38 Supply Voltage Signal Conditioning (cont'd) | Parameter | Symbol | | Values | <u> </u> | Unit | Note / Test Condition | Number | |---------------------------------------------------------------------|---------------------------|----------------------|--------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Accuracy of $V_{\mathrm{MONx}}$ sense after calibration | $\Delta V_{MONx}$ | -361 | _ | 361 | mV | $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C,<br>$f_{\rm ADCI}$ = $f_{\rm sys\_max}$ . | P_8.1.37 | | ADC1 - Port 2.x Voltage I | Measurement | $V_{2.x}$ | • | · | • | • | • | | Input to output voltage<br>attenuation:<br>VPort2.x | ATT <sub>2.x</sub> | _ | 0.219 | _ | | _ | P_8.1.15 | | Nominal operating input voltage range VPort2.x | $V_{Port2.x,range}$ | 0 | _ | 5.53 | V | <sup>2)</sup> Max. value corresponds to typ. ADC full scale input; | P_8.1.16 | | Accuracy of $V_{Port2.x}$ sense after calibration - with IIR filter | $\Delta V_{Port2.x\_IIR}$ | -43 | _ | 43 | mV | $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C,<br>$f_{\rm ADCI}$ = $f_{\rm sys\_max}$<br>ADC1_FILTCOEFF0_11.<br>CHx = 11'b. | P_8.1.34 | | Accuracy of $V_{Port2.x}$ sense after calibration | $\Delta V_{Port2.x}$ | -67 | _ | 67 | mV | $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C,<br>$f_{\rm ADCI}$ = $f_{\rm sys\_max}$ . | P_8.1.38 | | ADC2 - Supply Voltage M | leasurement V | 's | | | | | | | Input to output voltage<br>attenuation:<br>V <sub>S</sub> | ATT <sub>VS_ADC2</sub> | - | 0.039 | _ | | | P_8.1.1 | | Nominal operating input voltage range V <sub>S</sub> | $V_{\mathrm{S,ADC2}}$ | 3 | - | 31.0<br>5 | V | $^{2)}$ Max. value corresponds to typ. ADC full scale input; 3V < $V_{\rm S}$ < 28V | P_8.1.2 | | Accuracy of $V_{\rm S}$ after calibration | $\Delta V_{ m S,ADC2}$ | -270 | _ | 270 | mV | $V_{\rm s}$ = 5.5V to 18V,<br>$T_{\rm j}$ = -40125°C | P_8.1.3 | | ADC2 - VDDEXT Voltage | Measurement | $V_{\mathtt{DDEXT}}$ | | | | | | | Input to output voltage<br>attenuation:<br>VDDEXT | $ATT_{VDDEXT}$ | _ | 0.203 | | | _ | P_8.1.17 | | Nominal operating input voltage range VDDEXT | $V_{ m DDEXT,range}$ | 0 | _ | 5.96 | V | <sup>2)</sup> Max. value corresponds to typ. ADC full scale input; | P_8.1.18 | | ADC2 - Pad Supply Volta | ge Measuremo | ent $V_{ m VD}$ | DP | | | | | | Input-to-output voltage<br>attenuation:<br>VDDP | $ATT_{VDDP}$ | - | 0.203 | _ | | _ | P_8.1.4 | | Nominal operating input voltage range VDDP | $V_{ m DDP,range}$ | 0 | - | 5.96 | V | <sup>2)</sup> Max. value corresponds to typ. ADC full scale input; | P_8.1.5 | ## Table 38 Supply Voltage Signal Conditioning (cont'd) | Parameter | Symbol | | Values | \$ | Unit | Note / Test Condition | Number | | |-----------------------------------------------------------|--------------------|--------------|--------|--------------------|------|--------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | | | | | ADC2 - Reference Voltag | ge Measureme | ent $V_{BG}$ | | | • | | | | | Input-to-output voltage attenuation: VBG | $ATT_{VBG}$ | _ | 0.75 | - | | _ | P_8.1.6 | | | Nominal operating input voltage range VBG | $V_{BG,range}$ | 0.8 | - | VDD<br>C -<br>0.1V | V | <sup>2)</sup> Max. value corresponds to typ. ADC full scale input; | P_8.1.7 | | | Value of ADC2- $V_{\rm BG}$ measurement after calibration | $V_{BG\_PMU}$ | 0.90 | 1.0 | 1.1 | V | _ | P_8.1.39 | | | ADC2 - Core supply Volt | age Measurer | ment $V_{D}$ | DC | | | | • | | | Input-to-output voltage attenuation: | $ATT_{VDDC}$ | _ | 0.75 | _ | | _ | P_8.1.8 | | | Nominal operating input voltage range VDDC | $V_{ m DDC,range}$ | 0.6 | _ | VDD<br>C +<br>0.1V | V | <sup>2)</sup> Max. value corresponds to typ. ADC full scale input; | P_8.1.9 | | <sup>1)</sup> This typical theoretical full scale is not reached as the internal ESD Clamping Structure limits the voltage to max. 5.2V. <sup>2)</sup> Not subject to production test, specified by design. # 28.8.2 Central Temperature Sensor Module #### 28.8.2.1 Electrical Characteristics ## **Table 39 Electrical Characteristics Temperature Sensor Module** $V_{\rm S}$ = 5.5 V to 28 V, , $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter Symbol | | | Values | | | Note / Test Condition | Number | |---------------------------------------------------------------|-------|------|--------|------|------|---------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Output voltage $V_{TEMP}$ at $T_0$ =0°C (273 K) <sup>2)</sup> | а | _ | 0.628 | _ | V | T <sub>0</sub> =0°C (273 K) | P_8.2.1 | | Temperature sensitivity b 2) | b | _ | 2.31 | _ | mV/K | | P_8.2.2 | | Accuracy_1 | Acc_1 | -10 | _ | 10 | °C | <sup>1)</sup> -40°C < $T_{\rm j}$ < 85°C | P_8.2.3 | | Accuracy_2 | Acc_2 | -15 | _ | 15 | °C | 125°C < T <sub>j</sub> < 175°C | P_8.2.4 | | Accuracy_3 | Acc_3 | -5 | _ | 5 | °C | $^{2)}85^{\circ}\text{C} < T_{j} < 125^{\circ}\text{C}$ | P_8.2.5 | <sup>1)</sup> Accuracy with reference to on-chip temperature calibration measurement. Data Sheet 117 Rev. 1.0, 2016-05-06 <sup>2)</sup> Not subject to production test, specified by design. ## 28.9 ADC1 (10-Bit) ## 28.9.1 ADC1 Reference Voltage #### Table 40 DC Specifications $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |-------------------|-----------------|--------|-------|------|------|-----------------------|----------| | | | Min. | Тур. | Max. | | | | | Reference Voltage | $V_{BG}$ | -1% | 1.211 | +1% | V | | P_9.1.10 | | Temperature Drift | $\Delta V_{BG}$ | -1% | | +1% | V | | P_9.1.11 | # 28.9.2 Electrical Characteristics ADC1 (10-Bit) These parameters describe the conditions for optimum ADC performance. Note: Operating Conditions apply. ## Table 41 A/D Converter Characteristics | Parameter | Symbol | | Value | s | Unit | Note / | Number | |------------------------|--------------------|------|-------|-------|-------------------|--------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Analog clock frequency | $f_{ADCI}$ | 5 | _ | 40 | MHz | 1) | P_9.2.1 | | DNL error | EA <sub>DNL</sub> | _ | _ | ± 2 | LSB | 2) | P_9.2.8 | | INL error | EA <sub>INL</sub> | _ | _ | ± 3 | LSB | _ | P_9.2.9 | | Gain error | EA <sub>GAIN</sub> | - | - | ± 1.2 | % of<br>FSR<br>3) | <sup>4)</sup> calibrated;<br>Gain Error is<br>calibrated by<br>implemented<br>calibration unit | P_9.2.10 | | Offset error | EA <sub>OFF</sub> | - | - | ± 2.5 | LSB | <sup>4)</sup> calibrated;<br>Offset Error is<br>calibrated by<br>implemented<br>calibration unit | P_9.2.11 | | Total unadjusted error | EA <sub>TUE</sub> | _ | _ | ± 10 | LSB | already<br>calibrated | P_9.2.33 | ## Table 41 A/D Converter Characteristics (cont'd) | Parameter | Symbol | | Value | s | Unit | Note /<br>Test Condition | Number | |------------------------------------------------|------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Input referred noise | V <sub>Noise_LSB</sub> | _ | - | 1.5 | LSB | $^{4)}T_{\rm j}$ = 25°C; this value is determined out of 4 consecutive measurements which are averaged. | P_9.2.34 | | Cross-coupling Attenuation between LV Channels | EA <sub>CCOUP</sub> | _ | ±1 | ± 2 | LSB | 4)_ | P_9.2.12 | | Input capacitance of a HV analog input | $C_{AINT\_HVI}$ | _ | _ | 200 | fF | 4) | P_9.2.13 | | Input capacitance of a LV analog input | $C_{AINT\_LVI}$ | _ | _ | 200 | fF | 4) | P_9.2.19 | <sup>1)</sup> The limit values for $f_{\rm ADCI}$ must not be exceeded when selecting the peripheral frequency and the prescaler setting. <sup>2)</sup> this parameter is measured with disabled hardware calibration <sup>3)</sup> this Gain error is calibrated by IFX end of line <sup>4)</sup> Not subject to production test # 28.10 High-Voltage Monitoring Input ## 28.10.1 Electrical Characteristics ## **Table 42** Electrical Characteristics Monitoring Input | Parameter | Symbol | | Values | | Unit | Note / Test Condition | Number | |-----------------------------------------------------------|------------------------------------|--------------------------|---------------------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | MON Input Pin charac | teristics | | | | | | | | Wake-up/monitoring threshold voltage | $V_{MONth}$ | 0.4*V <sub>s</sub> | 0.5*V <sub>s</sub> | 0.6*V <sub>s</sub> | V | without external serial resistor $R_s$ (with $R_s$ :DV = $I_{PD/PU} * R_s$ ); | P_10.1.1 | | Threshold hysteresis | $V_{MONth,hys}$ | 0.015*<br>V <sub>s</sub> | 0.06*V <sub>s</sub> | 0.10*V <sub>s</sub> | V | in all modes; without<br>external serial resistor<br>$R_s$ (with $R_s$ :dV = $I_{PD/PU}$<br>* $R_s$ ); 5.5 V < $V_S$ < 18 V | P_10.1.2 | | Threshold hysteresis-<br>extended supply<br>voltage range | V <sub>MONth,hys</sub> _VS_extende | 0.02*V <sub>s</sub> | 0.06*V <sub>s</sub> | 0.12*V <sub>s</sub> | V | in all modes; without<br>external serial resistor<br>R <sub>s</sub> (with R <sub>s</sub> :dV = I <sub>PD/PU</sub><br>* R <sub>s</sub> ); 18 V < V <sub>S</sub> < 28 V | P_10.1.7 | | Pull-up current | $I_{PU,\ MON}$ | -20 | -10 | -5 | μΑ | 0.6*V <sub>s</sub> ; | P_10.1.3 | | Pull-down current | $I_{PD,\;MON}$ | 5 | 10 | 20 | μΑ | 0.4*V <sub>s</sub> ; | P_10.1.4 | | Input leakage current Timing | $I_{LK,MON}$ | -2 | _ | 2 | μA | 0 V < V <sub>MON_IN</sub> < 28 V | P_10.1.5 | | Wake-up filter time | t <sub>FT,MON</sub> | - | 20 | - | μs | 1) | P_10.1.6 | <sup>1)</sup> With pull-up, pull down current disabled. # 28.11 High Side Switches ## 28.11.1 Electrical Characteristics **Table 43 Electrical Characteristics** | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | Number | |----------------------------------------------------------------------|-------------------------|-------|-------|------------------|------|--------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | PWM frequency of HS with Slew Rate Control | $f_{\sf PWM\_W\_SR}$ | 0 | _ | 10 | kHz | <sup>1)</sup> Frequency must be configured in the PWM Generator | P_11.1.1 | | PWM frequency of HS without Slew Rate Control | $f_{ m PWM\_W/O\_SR}$ | 0 | _ | 25 <sup>2)</sup> | kHz | <sup>1)</sup> Frequency must be configured in the PWM Generator | P_11.1.2 | | Output HS | | | | | | | | | ON-State Resistance | R <sub>ON</sub> | 2 | 10 | 18 | Ω | 5.5 V < $V_{\rm S}$ < 28V,<br>Ids=100mA,<br>$T_{\rm j}$ = 25 °C | P_11.1.3 | | Output leakage Current | $I_{ m leakage}$ | _ | _ | 2 | μΑ | Output OFF<br>0 V < $V_{\rm XLO}$ < $V_{\rm S}$ ;<br>$T_{\rm j} \le$ 150 °C | P_11.1.4 | | Output Slew Rate (rising) with slow Slew Rate setting (Slew Rate 1) | SR <sub>raise_SR1</sub> | 1 | _ | 10 | V/µs | $20\%$ to 80% of $V_{\rm S}$ $V_{\rm S}$ = 9 to 18V $R_{\rm L}$ =300 $\Omega^{1)}$ | P_11.1.5 | | Output Slew Rate (falling) with slow Slew Rate setting (Slew Rate 1) | $SR_{fall\_SR1}$ | -10 | _ | -1 | V/µs | 80% to 20% of $V_{\rm S}$ $V_{\rm S}$ = 9 to 18V $R_{\rm L}$ =300Ω <sup>1)</sup> | P_11.1.6 | | Output Slew Rate (rising) with fast Slew Rate setting (Slew Rate 2) | SR <sub>raise_SR2</sub> | 18.0 | _ | 55.0 | V/µs | 20% to 80% of $V_{\rm S}$ $V_{\rm S}$ = 9 to 18V $R_{\rm L}$ =300 $\Omega^{1)}$ | P_11.1.7 | | Output Slew Rate (falling) with fast Slew Rate setting (Slew Rate 2) | $SR_{fall\_SR2}$ | -43.4 | _ | -12.5 | V/µs | 80% to 20% of $V_{\rm S}$ $V_{\rm S}$ = 9 to 18V $R_{\rm L}$ =300 $\Omega^{1)}$ | P_11.1.8 | | Turn ON Delay time (Slew Rate 1) | t <sub>IN-HS_SR1</sub> | _ | _ | 4.5 | μs | ON = 1 to 20% of $V_{\rm S}$<br>$R_{\rm L}$ =300 $\Omega$ | P_11.1.9 | | Turn ON time (Slew Rate 1) | t <sub>ON_SR1</sub> | 1 | _ | 15 | μs | $V_{\rm S}$ = 9 to 18V<br>HS_ON=1 to 80% of $V_{\rm S}$<br>$R_{\rm L}$ =300 $\Omega$<br>$T_{\rm j}$ =25°C | P_11.1.10 | | Turn OFF time (Slew Rate 1) | t <sub>OFF_SR1</sub> | 1 | _ | 15 | μs | $V_{\rm S}$ = 9 to 18V<br>HS_ON= 0 to 20% of $V_{\rm S}$<br>$R_{\rm L}$ =300 $\Omega$ ;<br>$T_{\rm i}$ =25°C | P_11.1.11 | Table 43 Electrical Characteristics (cont'd) | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |-------------------------------------|---------------------------|----------|------|------|------|--------------------------------------------------------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | Turn ON Delay time (Slew Rate 2) | t <sub>IN-HS_SR2</sub> | - | _ | 1 | μs | ON = 1 to 20% of $V_{\rm S}$<br>$R_{\rm L}$ =300 $\Omega$ | P_11.1.55 | | Turn ON time (Slew Rate 2) | t <sub>ON_SR2</sub> | _ | _ | 3 | μs | $V_{\rm S}$ = 9 to 18V<br>HS_ON=1 to 80% of $V_{\rm S}$<br>$R_{\rm L}$ =300 $\Omega$<br>$T_{\rm i}$ =25°C | P_11.1.56 | | Turn OFF time (Slew Rate 2) | t <sub>OFF_SR2</sub> | - | - | 3 | μs | $V_{\rm S}$ = 9 to 18V<br>HS_ON= 0 to 20% of $V_{\rm S}$<br>$R_{\rm L}$ =300 $\Omega$ ;<br>$T_{\rm j}$ =25°C | P_11.1.57 | | Over-current detection | | | | | | | | | Overcurrent threshold 0 | $I_{\rm octh0}$ | 26 | 42 | 60 | mA | $V_{\rm S}$ = 13.5V<br>HSx_OC_SEL =00 | P_11.1.12 | | Overcurrent threshold 0 hysteresis | $I_{\rm octh0,hyst}$ | _ | 14 | _ | mA | 1) HSx_OC_SEL =00 | P_11.1.13 | | Overcurrent threshold 1 | $I_{\text{octh1}}$ | 51 | 60 | 80 | mA | V <sub>S</sub> = 13.5V<br>HSx_OC_SEL =01 | P_11.1.14 | | Overcurrent threshold 1 hysteresis | $I_{\rm octh1,hyst}$ | - | 17 | _ | mA | 1) HSx_OC_SEL =01 | P_11.1.15 | | Overcurrent threshold 2 | $I_{\rm octh2}$ | 101 | 123 | 150 | mA | $V_{\rm S}$ = 13.5V<br>HSx_OC_SEL =10 | P_11.1.16 | | Overcurrent threshold 2 hysteresis | $I_{\rm octh2,hyst}$ | - | 25 | _ | mA | 1) HSx_OC_SEL =10 | P_11.1.17 | | Overcurrent threshold 3 | $I_{\rm octh3}$ | 151 | 176 | 210 | mA | V <sub>S</sub> = 13.5V<br>HSx_OC_SEL =11 | P_11.1.18 | | Overcurrent threshold 3 hysteresis | $I_{\rm octh3,hyst}$ | - | 30 | _ | mA | 1) HSx_OC_SEL =11 | P_11.1.19 | | Over-current shutdown response time | $t_{ m ocft}$ | 8 | _ | 80 | μs | <sup>1)</sup> VS = 13.5V,<br>$R_L$ =100Ω, HS_ON to<br>OC_SD (including switch-<br>on time) | P_11.1.20 | | ON-state open load detection | n | <u> </u> | | | • | | <del>'</del> | | Open load threshold | $I_{OLONth}$ | 0.46 | 1.32 | 2.2 | mA | _ | P_11.1.21 | | Hysteresis | $I_{OLONhys}$ | 35 | 155 | 300 | μΑ | _ | P_11.1.22 | | Cyclic sense mode | - | | | | | | | | Current capability | $I_{ m HS\ max}$ sleep_pd | 40 | _ | _ | mA | Sleep Mode / Stop Mode | P_11.1.23 | | ON-State Resistance | $R_{ON,static}$ | - | - | 40 | Ω | Ids = 40mA, | P_11.1.24 | ## Table 43 Electrical Characteristics (cont'd) | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |----------------------------|------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Output Slew Rate (rising) | SR <sub>rise_cyc</sub> | 1 | _ | _ | V/µs | 20% to 80% of $V_{\rm S}$ $V_{\rm S}$ = 9 to 18V $R_{\rm L}$ =300Ω | P_11.1.25 | | Output Slew Rate (falling) | $SR_{fal\_cycl}$ | _ | _ | -1 | V/µs | 80% to 20% of $V_{\rm S}$ $V_{\rm S}$ = 9 to 18V $R_{\rm L}$ =300Ω | P_11.1.26 | | Delay Time CYCLIC_ON-HS | t <sub>IN_cyc</sub> | _ | _ | 2 | μs | ON =1 to 20% of $V_{\rm S}$ RL=300 $\Omega$ | P_11.1.27 | | Turn-ON time | t <sub>ON_cyc</sub> | _ | _ | 15 | μs | $V_{\rm S}$ = 9 to 18V<br>ON=1 to 80%<br>$R_{\rm L}$ =300 $\Omega$ | P_11.1.28 | | Turn-OFF time | t <sub>OFF_cyc</sub> | _ | _ | 15 | μs | $V_{\rm S}$ = 9 to 18V<br>ON=0 to 20% of $V_{\rm S}$<br>$R_{\rm L}$ =300 $\Omega$ ;<br>$T_{\rm j}$ =25°C | P_11.1.29 | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> this is an additional requirement which refers to a 470hm series resistor to charge an external power mos gate. ## 28.12 Low Side Switches ## 28.12.1 Electrical Characteristics **Table 44 Electrical Characteristics** | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |--------------------------------------------------------|-------------------------|--------|------|------|------|---------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | PWM Frequency of LS | $f_{PWM}$ | _ | _ | 25 | kHz | $^{1)}R_{L}$ =270 $\Omega$ | P_12.1.1 | | Overcurrent Limitation | $I_{LSTyp}$ | 270 | 300 | 330 | mA | | P_12.1.2 | | ON-State Resistance | $R_{ON}$ | 1 | 4 | 10 | Ω | $I_{ds}$ =100mA; | P_12.1.3 | | Leakage Current | $I_{\mathrm{leakage}}$ | _ | _ | 2 | μΑ | $0 \ V < V_{LS} < V_{S};$<br>$T_{i} < 85 ^{\circ}C$ | P_12.1.5 | | Turn ON Delay time, slow mode | $t_{\sf dOn\text{-}LS}$ | _ | _ | 50 | μs | $V_{\rm S}$ =13.5V, $R_{\rm L}$ =270Ω | P_12.1.6 | | Turn ON Delay time, PWM mode | $t_{\sf dOn,f-LS}$ | _ | _ | 0.5 | μs | LS_ON=1 to 0.9*Vs $V_{\rm S}$ =13.5V, $R_{\rm L}$ =270 $\Omega$ | P_12.1.7 | | Turn ON fall time, PWM mode | t <sub>ONF,PWM</sub> | _ | 1 | 1.25 | μs | $V_{\rm LS}$ 0.9*Vs to 0.1*Vs $V_{\rm S}$ =13.5V, $R_{\rm L}$ =270 $\Omega$ | P_12.1.8 | | Turn ON fall time, slow mode | $t_{ONF,Slow}$ | _ | 100 | 150 | μs | <sup>2)</sup> VLS 0.9*Vs to 0.1*Vs<br>VS=13.5V, RL =270Ω | P_12.1.9 | | Turn OFF Delay time, slow mode | $t_{dOff ext{-LS}}$ | _ | - | 50 | μs | $V_{\rm S}$ =13.5V, $R_{\rm L}$ =270Ω | P_12.1.10 | | Turn OFF Delay time, PWM mode | $t_{dOff,f-LS}$ | _ | _ | 2 | μs | LS_ON=0 to 0.1*Vs $V_{\rm S}$ =13.5V, $R_{\rm L}$ =270 $\Omega$ | P_12.1.11 | | Turn OFF Rise time, PWM mode | t <sub>OFFR,PWM</sub> | _ | 1 | 1.25 | μs | $V_{\rm LS}$ 0.1*Vs to 0.9*Vs;<br>$V_{\rm S}$ =13.5V, $R_{\rm L}$ =270 $\Omega$ | P_12.1.12 | | Turn OFF Rise time, slow mode | $t_{OFFR,Slow}$ | _ | 100 | 150 | μs | $V_{\rm LS}$ 0.1*Vs to 0.9*Vs;<br>$V_{\rm S}$ =13.5V, $R_{\rm L}$ =270Ω | P_12.1.13 | | Minimum Duty Cycle Pulse Width variation | ton <sub>MIN</sub> | 1.5 | 2 | 3.5 | μs | ton(dig) = 2μs <sup>1)</sup> | P_12.1.14 | | Typical (systematic) Pulse Width increase LS_ON to VLS | $d ton_{TYP}$ | _ | 1.25 | _ | μs | ton(dig) = 2μs <sup>1)</sup> | P_12.1.15 | | Zener Clamp Voltage | $V_{AZ}$ | _ | 50 | _ | V | values are valid at $T_i$ = 25°C | P_12.1.16 | | Clamping Energy (repetitive) | $E_{\mathrm{clamp}}$ | _ | - | 2 | mJ | <sup>1)3)</sup> 1.000.000 cycles, @ I <sub>max</sub> = 90mA | P_12.1.17 | | Clamping Energy | $E_{\mathrm{clamp}}$ | _ | - | 14 | mJ | <sup>1)3)</sup> 10 cycles, Tstart = 25°C, @ I <sub>max</sub> = 230mA | P_12.1.18 | | Clamping Energy (single), hot | $E_{clamp}$ | _ | - | 7 | mJ | <sup>1)3)</sup> 10 cycles, Tstart = 85°C, @ I <sub>max</sub> = 230mA | P_12.1.19 | - 1) Not subject to production test, specified by design. - 2) Static ON mode (no PWM) - 3) valid for one low-side, not for both at the same time **Package Outlines** # 29 Package Outlines Figure 41 Package outline VQFN-48-31 (with LTI) #### **Notes** - 1. You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>. - 2. Dimensions in mm. **Revision History** # 30 Revision History | <b>Revision Histo</b> | ry | | | | | | | |---------------------------------------------------------------|------------------|--|--|--|--|--|--| | Page or Item Subjects (major changes since previous revision) | | | | | | | | | Rev. 1.0, 2016- | 05-06 | | | | | | | | | Initial revision | | | | | | | #### **Trademarks of Infineon Technologies AG** µHVIC™, μIPM™, μPFC™, AU-ConvertIR™, AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolDP™, CoolGan™, COOLiR™, CoolMOS™, CoolSeT™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, GaNpowIR™, HEXFET™, HITFET™, HybridPACK™, iMOTION™, IRAM™, ISOFACE™, IsoPACK™, LEDrivIR™, LITIX™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OPTIGA™, OptiMOS™, ORIGA™, PowIRaudio™, PowIRStage™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, SmartLEWIS™, SOLID FLASH™, SPOC™, StrongIRFET™, SupIRBuck™, TEMPFET™, TRENCHSTOP™, TriCore™, UHVIC™, XHP™, XMC™. Trademarks updated November 2015 #### Other Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2016-05-06 Published by Infineon Technologies AG 81726 Munich, Germany © 2016 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com #### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.