# **XRT73R06** ### SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT DECEMBER 2004 REV. 1.0.0 # **GENERAL DESCRIPTION** The XRT73R06 is a six channel fully integrated Line Interface Unit (LIU) featuring EXAR's R<sup>3</sup> Technology (Reconfigurable, Relayless, Redundancy) for E3/DS3/STS-1 applications. The LIU incorporates 6 independent Receivers, Transmitters and Jitter Attenuators in a single 217 Lead BGA package. Each channel of the XRT73R06 can be independently configured to operate in E3 (34.368 MHz), DS3 (44.736 MHz) or STS-1 (51.84 MHz). Each transmitter can be turned off and tri-stated for redundancy support or for conserving power. The XRT73R06's differential receiver provides high noise interference margin and is able to receive data over 1000 feet of cable or with up to 12 dB of cable attenuation. The XRT73R06 provides a Parallel Microprocessor Interface for programming and control. The XRT73R06 supports analog, remote and digital loop-backs. The device also has a built-in Pseudo Random Binary Sequence (PRBS) generator and detector with the ability to insert and detect single bit error for diagnostic purposes. # **APPLICATIONS** - E3/DS3 Access Equipment - DSLAMs - Digital Cross Connect Systems - CSU/DSU Equipment - Routers - Fiber Optic Terminals FIGURE 1. BLOCK DIAGRAM OF THE XRT 73R06 ### ORDERING INFORMATION | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |-------------|--------------|-----------------------------| | XRT73R06IB | 217 Lead BGA | -40°C to +85°C | ### SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT # **FEATURES** ### **RECEIVER** - R<sup>3</sup> Technology (Reconfigurable, Relayless, Redundancy) - · On chip Clock and Data Recovery circuit for high input jitter tolerance - Meets E3/DS3/STS-1 Jitter Tolerance Requirement - Detects and Clears LOS as per G.775 - Receiver Monitor mode handles up to 20 dB flat loss with 6 dB cable attenuation - On chip B3ZS/HDB3 encoder and decoder that can be either enabled or disabled - On-chip clock synthesizer provides the appropriate rate clock from a single 12.288 MHz Clock - Provides low jitter output clock ### **TRANSMITTER** - R<sup>3</sup> Technology (Reconfigurable, Relayless, Redundancy) - Compliant with Bellcore GR-499, GR-253 and ANSI T1.102 Specification for transmit pulse - Tri-state Transmit output capability for redundancy applications - Each Transmitter can be independently turned on - Transmitters provide Voltage Output Drive ### **CONTROL AND DIAGNOSTICS** - Parallel Microprocessor Interface for control and configuration - Supports optional internal Transmit driver monitoring - Each channel supports Analog, Remote and Digital Loop-backs - Single 3.3 V ± 5% power supply - 5 V Tolerant digital inputs - Available in 217 pin BGA Package - 40°C to 85°C Industrial Temperature Range # TRANSMIT INTERFACE CHARACTERISTICS - Accepts either Single-Rail or Dual-Rail data from Terminal Equipment and generates a bipolar signal to the line - Integrated Pulse Shaping Circuit - Built-in B3ZS/HDB3 Encoder (which can be disabled) - Accepts Transmit Clock with duty cycle of 30%-70% - Generates pulses that comply with the ITU-T G.703 pulse template for E3 applications - Generates pulses that comply with the DSX-3 pulse template, as specified in Bellcore GR-499-CORE and ANSI T1.102 1993 - Generates pulses that comply with the STSX-1 pulse template, as specified in Bellcore GR-253-CORE - Transmitter can be turned off in order to support redundancy designs ### RECEIVE INTERFACE CHARACTERISTICS - Integrated Adaptive Receive Equalization (optional) for optimal Clock and Data Recovery - Declares and Clears the LOS defect per ITU-T G.775 requirements for E3 and DS3 applications - Meets Jitter Tolerance Requirements, as specified in ITU-T G.823 1993 for E3 Applications - Meets Jitter Tolerance Requirements, as specified in Bellcore GR-499-CORE for DS3 Applications - Declares Loss of Lock (LOL) Alarm - Built-in B3ZS/HDB3 Decoder (which can be disabled) - Recovered Data can be muted while the LOS Condition is declared - Outputs either Single-Rail or Dual-Rail data to the Terminal Equipment FIGURE 2. XRT73R06 IN BGA PACKAGE (BOTTOM VIEW) # **TABLE OF CONTENTS** | GENERAL DESCRIPTION | 1 | |--------------------------------------------------------------------------------------------------|------| | Applications | 1 | | Figure 1. Block Diagram of the XRT 73R06 | | | ORDERING INFORMATION | | | FEATURES | | | Transmit Interface Characteristics | 2 | | Receive Interface Characteristics | 2 | | Figure 2. XRT73R06 in BGA package (Bottom View) | | | TABLE OF CONTENTS | | | PIN DESCRIPTIONS (BY FUNCTION) | | | Transmit Interface | | | Receive Interface | 6 | | CLOCK INTERFACE | 8 | | CONTROL AND ALARM INTERFACE | 9 | | Analog Power and Ground | | | DIGITAL POWER AND GROUND | . 14 | | FUNCTIONAL DESCRIPTION | 16 | | 1.0 R3 Technology (reconfigurable, relayless redundancy) | | | 1.1 Network Architecture | | | Figure 3. Network Redundancy Architecture | | | 2.0 clock Synthesizer | | | 2.1 CLOCK DISTRIBUTION | 17 | | Figure 5. Clock Distribution Congifured in E3 Mode Without Using SFM | . 17 | | Figure 4. Simplified Block Diagram of the Input Clock Circuitry Driving the Microprocessor | . 17 | | 3.0 The Transmitter Section | | | Figure 6. Transmit Path Block Diagram | . 19 | | 3.1 Transmit Digital Input Interface | | | Figure 7. Typical interface between terminal equipment and the XRT73R06 (dual-rail data) | | | Figure 8. Transmitter Terminal Input Timing | | | Figure 9. Single-Rail or NRZ Data Format (Encoder and Decoder are Enabled) | | | 3.2 TRANSMIT CLOCK | | | 3.3 B3ZS/HDB3 ENCODER | | | 3.3.1 B3ZS Encoding | | | Figure 10. Dual-Rail Data Format (encoder and decoder are disabled) | | | Figure 11. B3ZS Encoding Format | | | 3.4 TRANSMIT PULSE SHAPER | | | Figure 13. Transmit Pulse Shape Test Circuit | | | 3.4.1 Guidelines for using Transmit Build Out Circuit | | | Figure 12. HDB3 Encoding Format | | | 3.5 E3 LINE SIDE PARAMETERS | | | Figure 14. Pulse Mask for E3 (34.368 mbits/s) interface as per itu-t G.703 | . 23 | | TABLE 1: E3 TRANSMITTER LINE SIDE OUTPUT AND RECEIVER LINE SIDE INPUT SPECIFICATIONS | . 24 | | Figure 15. Bellcore GR-253 CORE Transmit Output Pulse Template for SONET STS-1 Applications | . 25 | | Table 2: STS-1 Pulse Mask Equations | | | TABLE 3: STS-1 TRANSMITTER LINE SIDE OUTPUT AND RECEIVER LINE SIDE INPUT SPECIFICATIONS (GR-253) | | | Figure 16. Transmit Ouput Pulse Template for DS3 as per Bellcore GR-499 | | | TABLE 5: DS3 TRANSMITTER LINE SIDE OUTPUT AND RECEIVER LINE SIDE INPUT SPECIFICATIONS (GR-499) | | | Table 4: DS3 Pulse Mask Equations | | | 3.6 TRANSMIT DRIVE MONITOR | | | 3.7 TRANSMITTER SECTION ON/OFF | | | Figure 17. Transmit Driver Monitor set-up. | | | 4.0 The Receiver Section | . 30 | # SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT | Figure 18. Receive Path Block Diagram | 30 | |--------------------------------------------------------------------------------------------|----| | 4.1 RECEIVE LINE INTERFACE | 30 | | Figure 19. Receive Line InterfaceConnection | 30 | | 4.2 ADAPTIVE GAIN CONTROL (AGC) | 31 | | 4.3 RECEIVE EQUALIZER | 31 | | Figure 20. ACG/Equalizer Block Diagram | 31 | | 4.3.1 Recommendations for Equalizer Settings | 31 | | 4.4 CLOCK AND DATA RECOVERY | 31 | | 4.4.1 Data/Clock Recovery Mode | 31 | | 4.4.2 Training Mode | | | 4.5 LOS (Loss of Signal) Detector | | | 4.5.1 DS3/STS-1 LOS Condition | | | 4.5.2 Disabling ALOS/DLOS Detection | 32 | | TABLE 6: THE ALOS (ANALOG LOS) DECLARATION AND CLEARANCE THRESHOLDS FOR A GIVEN SETTING OF | | | LOSTHR AND REQEN (DS3 AND STS-1 APPLICATIONS) | 32 | | 4.5.3 E3 LOS Condition: | 33 | | Figure 21. Loss Of Signal Definition for E3 as per ITU-T G.775 | 33 | | Figure 22. Loss of Signal Definition for E3 as per ITU-T G.775. | | | 4.5.4 Interference Tolerance | 34 | | Figure 23. Interference Margin Test Set up for DS3/STS-1 | 34 | | Figure 24. Interference Margin Test Set up for E3. | | | TABLE 7: INTERFERENCE MARGIN TEST RESULTS | | | 4.5.5 Muting the Recovered Data with LOS condition: | | | 4.6 B3ZS/HDB3 Decoder | | | Figure 25. Receiver Data output and code violation timing | | | 5.0 Jitter | | | 5.1 JITTER TOLERANCE | 37 | | 5.1.1 DS3/STS-1 Jitter Tolerance Requirements | 37 | | Figure 26. Jitter Tolerance Measurements | 37 | | 5.1.2 E3 Jitter Tolerance Requirements | 38 | | Figure 27. Input Jitter Tolerance For DS3/STS-1 | 38 | | Figure 28. Input Jitter Tolerance for E3 | | | 5.2 JITTER TRANSFER | | | TABLE 8: JITTER AMPLITUDE VERSUS MODULATION FREQUENCY (JITTER TOLERANCE) | | | Table 9: Jitter Transfer Specification/References | | | Table 10: Jitter Transfer Pass Masks | | | 5.2.1 Jitter Generation | | | Figure 29. Jitter Transfer Requirements and Jitter Attenuator Performance | | | 6.0 Diagnostic Features | | | 6.1 PRBS GENERATOR AND DETECTOR | | | Figure 30. PRBS MODE | | | 6.2 LOOPBACKS | | | 6.2.1 ANALOG LOOPBACK | | | Figure 31. Analog Loopback | | | 6.2.2 DIGITAL LOOPBACK | | | 6.2.3 REMOTE LOOPBACK | | | Figure 32. Digital Loopback | 43 | | Figure 33. Remote Loopback | | | 6.3 TRANSMIT ALL ONES (TAOS) | | | Figure 34. Transmit All Ones (TAOS) | | | 7.0 Microprocessor interface Block | | | Table 11: Selecting the Microprocessor Interface Mode | | | Figure 35. Simplified Block Diagram of the Microprocessor Interface Block | | | 7.1 THE MICROPROCESSOR INTERFACE BLOCK SIGNALS | | | TABLE 12: XRT73R06 MICROPROCESSOR INTERFACE SIGNALS | | | 7.2 ASYNCHRONOUS AND SYNCHRONOUS DESCRIPTION | | | TABLE 13: ASYNCHRONOUS TIMING SPECIFICATIONS | | # SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT | Figure 36. Asynchronous μP Interface Signals During Programmed I/O Read and Write Operations | | |----------------------------------------------------------------------------------------------|----| | Figure 37. Synchronous μP Interface Signals During Programmed I/O Read and Write Operations | | | Table 14: Synchronous Timing Specifications | 50 | | Figure 38. Interrupt process | 51 | | 7.2.1 Hardware Reset: | 52 | | Table 15: Register Map and Bit Names | 52 | | Table 16: Register Map Description - Global | 53 | | TABLE 17: REGISTER MAP AND BIT NAMES - CHANNEL N REGISTERS (N = 0,1,2,3,4,5) | 53 | | Table 18: Register Map Description - Channel n | 55 | | 8.0 ELECTRICAL CHARACTERISTICS | 60 | | Table 19: Absolute Maximum Ratings | 60 | | Table 20: DC Electrical Characteristics: | 60 | | APPENDIX A | 62 | | TABLE 21: TRANSFORMER RECOMMENDATIONS | | | Table 22: Transformer Details | | | ORDERING INFORMATION | 64 | | PACKAGE DIMENSIONS - 23 X 23 MM 217 LEAD BGA PACKAGE | 64 | # PIN DESCRIPTIONS (BY FUNCTION) # TRANSMIT INTERFACE | LEAD# | SIGNAL NAME | Түре | | | DESCRIPT | TION | | |----------------------------------------|-------------------------------------------------|------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | T15<br>R16<br>R15<br>N14<br>P14<br>P13 | TxON_0 TxON_1 TxON_2 TxON_3 TxON_4 TxON_5 | ı | • | DN Input - CON INP | hannel 1: hannel 2: hannel 3: hannel 4: hannel 5: hen the corresp | onding TxON bits are s<br>itter based on theTxON | | | | | | | 0 | 0 | OFF | | | | | | | 0 | 1 | OFF | | | | | | | 1 | 0 | OFF | | | | | | | 1 | 1 | ON | | | | | | only w<br>2. When<br>stated | vhen the TxOl<br>Transmitters<br>I. | N_n bits in the o | control the TTIP and channel register are set the TTIP and TRING o | | | E3<br>M3<br>F15<br>P16<br>G3<br>H15 | TxCLK_0 TxCLK_1 TxCLK_2 TxCLK_3 TxCLK_4 TxCLK_5 | I | Transmit Clo Transmit Clo Transmit Clo Transmit Clo Transmit Clo Transmit Clo The frequency The duty cycle | ck Input for ck Input for ck Input for ck Input for ck Input for accuracy of t can be 30%-7 | TPOS and T<br>TPOS and T<br>TPOS and T<br>TPOS and T<br>TPOS and T<br>his input clock<br>70%. | NEG - Channel 0:<br>NEG - Channel 1:<br>NEG - Channel 2:<br>NEG - Channel 3:<br>NEG - Channel 4:<br>NEG - Channel 5:<br>must be of nominal bit | rate ± 20 ppm. | # TRANSMIT INTERFACE | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |-------------------------------------|----------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F2<br>P2<br>G15<br>R17<br>H3<br>K15 | TNEG_0<br>TNEG_1<br>TNEG_2<br>TNEG_3<br>TNEG_4<br>TNEG_5 | | Transmit Negative Data Input - Channel 0: Transmit Negative Data Input - Channel 1: Transmit Negative Data Input - Channel 2: Transmit Negative Data Input - Channel 3: Transmit Negative Data Input - Channel 4: Transmit Negative Data Input - Channel 5: In Dual-rail mode, these pins are sampled on the falling or rising edge of TxCLK_n . Notes: 1. These input pins are ignored and must be grounded if the Transmitter Section is configured to accept Single-Rail data from the Terminal Equipment. | | F3<br>N3<br>F16<br>P15<br>G2<br>J15 | TPOS_0 TPOS_1 TPOS_2 TPOS_3 TPOS_4 TPOS_5 | I | Transmit Positive Data Input - Channel 0: Transmit Positive Data Input - Channel 1: Transmit Positive Data Input - Channel 2: Transmit Positive Data Input - Channel 3: Transmit Positive Data Input - Channel 4: Transmit Positive Data Input - Channel 5: By default sampled on the falling edge of TxCLK. | | D1<br>N1<br>D17<br>N17<br>H1<br>H17 | TTIP_0 TTIP_1 TTIP_2 TTIP_3 TTIP_4 TTIP_5 | 0 | Transmit TTIP Output - Channel 0: Transmit TTIP Output - Channel 1: Transmit TTIP Output - Channel 2: Transmit TTIP Output - Channel 3: Transmit TTIP Output - Channel 4: Transmit TTIP Output - Channel 5: These pins along with TRING transmit bipolar signals to the line using a 1:1 transformer. | | E1<br>M1<br>E17<br>M17<br>J1<br>J17 | TRING_0<br>TRING_1<br>TRING_2<br>TRING_3<br>TRING_4<br>TRING_5 | 0 | Transmit Ring Output - Channel 0: Transmit Ring Output - Channel 1: Transmit Ring Output - Channel 2: Transmit Ring Output - Channel 3: Transmit Ring Output - Channel 4: Transmit Ring Output - Channel 5: These pins along with TTIP transmit bipolar signals to the line using a 1:1 transformer. | # **RECEIVE INTERFACE** | LEAD # | SIGNAL NAME | Түре | DESCRIPTION | |------------|-----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A2 | RxCLK_0 | 0 | Receive Clock Output - Channel 0: | | U2 | RXCLK_1 | | Receive Clock Output - Channel 1: | | A17 | RxCLK_2 | | Receive Clock Output - Channel 2: | | U17 | RxCLK_3 | | Receive Clock Output - Channel 3: | | D8 | RxCLK_4 | | Receive Clock Output - Channel 4: | | P8 | RxCLK_5 | | Receive Clock Output - Channel 5: | | | | | By default, RPOS and RNEG data sampled on the rising edge RxCLK | | | | | Set the RxCLKINV bit to sample RPOS/RNEG data on the falling edge of RxCLK | | A1 | RPOS_0 | 0 | Receive Positive Data Output - Channel 0: | | U1 | RPOS_1 | | Receive Positive Data Output - Channel 1: | | A16 | RPOS_2 | | Receive Positive Data Output - Channel 2: | | U16<br>D9 | RPOS_3<br>RPOS_4 | | Receive Positive Data Output - Channel 3: | | P9 | RPOS_5 | | Receive Positive Data Output - Channel 4: | | | ••_• | | Receive Positive Data Output - Channel 5: | | | | | <b>NOTE:</b> If the B3ZS/HDB3 Decoder is enabled in Single-rail mode, then the zero suppression patterns in the incoming line signal (such as: "00V", "000V", "B0V", "B00V") are removed and replaced with '0'. | | B2 | RNEG_0/<br>LCV_0 | 0 | Receive Negative Data Output/Line Code Violation Indicator - Channel 0: | | T2 | RNEG_1/<br>LCV_1 | | Receive Negative Data Output/Line Code Violation Indicator - Channel 1: | | B16 | RNEG_2/<br>LCV_2<br>RNEG 3/ | | Receive Negative Data Output/Line Code Violation Indicator - Channel 2: | | T16<br>D10 | LCV_3<br>RNEG_4/ | | Receive Negative Data Output/Line Code Violation Indicator - Channel 3: | | P10 | LCV_4<br>RNEG_5/ | | Receive Negative Data Output/Line Code Violation Indicator - Channel 4: | | | LCV_5 | | Receive Negative Data Output/Line Code Violation Indicator - Channel 5: | | | | | In Dual Rail mode, a negative pulse is output through RNEG. | | | | | Line Code Violation Indicator - Channel n: | | | | | If configured in Single Rail mode then Line Code Violation will be output. | # **RECEIVE INTERFACE** | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |--------------------------------------|----------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A5<br>U5<br>A14<br>U14<br>A9<br>U9 | RRING_0<br>RRING_1<br>RRING_2<br>RRING_3<br>RRING_4<br>RRING_5 | I | Receive Input - Channel 0: Receive Input - Channel 1: Receive Input - Channel 2: Receive Input - Channel 3: Receive Input - Channel 4: Receive Input - Channel 5: These pins along with RTIP receive the bipolar line signal from the remote DS3/E3/STS-1 Terminal. | | A6<br>U6<br>A13<br>U13<br>A10<br>U10 | RTIP_0<br>RTIP_1<br>RTIP_2<br>RTIP_3<br>RTIP_4<br>RTIP_5 | I | Receive Input - Channel 0: Receive Input - Channel 1: Receive Input - Channel 2: Receive Input - Channel 3: Receive Input - Channel 4: Receive Input - Channel 5: These pins along with RRING receive the bipolar line signal from the Remote DS3/E3/STS-1 Terminal. | # **CLOCK INTERFACE** | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |--------------------------------------|-------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E15 | E3CLK | I | E3 Clock Input (34.368 MHz ± 20 ppm): If any of the channels is configured in E3 mode, a reference clock 34.368 MHz is applied on this pin. Note: In single frequency mode, this reference clock is not required. | | G16 | DS3CLK | I | DS3 Clock Input (44.736 MHz ± 20 ppm): If any of the channels is configured in DS3 mode, a reference clock 44.736 MHz. is applied on this pin. Note: In single frequency mode, this reference clock is not required. | | C16 | STS-1CLK/<br>12M | I | STS-1 Clock Input (51.84 MHz ± 20 ppm): If any of the channels is configured in STS-1 mode, a reference clock 51.84 MHz is applied on this pin In Single Frequency Mode, a reference clock of 12.288 MHz ± 20 ppm is connected to this pin and the internal clock synthesizer generates the appropriate clock frequencies based on the configuration of the channels in E3, DS3 or STS-1 modes. | | L15 | SFM_EN | I | Single Frequency Mode Enable: Tie this pin "High" to enable the Single Frequency Mode. A reference clock of 12.288 MHz ± 20 ppm is applied. In the Single Frequency Mode (SFM) a low jitter output clock is provided for each channel if the CLK_EN bit is set thus eliminating the need for a separate clock source for the framer. Tie this pin "Low" if single frequency mode is not selected. In this case, the appropriate reference clocks must be provided. Note: This pin is internally pulled down | | B1<br>T1<br>B17<br>T17<br>D11<br>P11 | CLKOUT_0 CLKOUT_1 CLKOUT_2 CLKOUT_3 CLKOUT_4 CLKOUT_5 | 0 | Clock output for channel 0 Clock output for channel 1 Clock output for channel 2 Clock output for channel 3 Clock output for channel 4 Clock output for channel 5 Low jitter clock output for each channel based on the mode selection (E3,DS3 or STS-1) if the CLKOUTEN_n bit is set in the control register. This eliminates the need for a separate clock source for the framer. Notes: 1. The maximum drive capability for the clockouts is 16 mA. 2. This clock out is available both in SFM and non-SFM modes. | # **CONTROL AND ALARM INTERFACE** | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |------------|--------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7 | MRING_0 | I | Monitor Ring Input - Channel 0: | | R6 | MRING_1 | | Monitor Ring Input - Channel 1: | | C14 | MRING_2 | | Monitor Ring Input - Channel 2: | | R14<br>C6 | MRING_3<br>MRING_4 | | Monitor Ring Input - Channel 3: | | D14 | MRING_4<br>MRING_5 | | Monitor Ring Input - Channel 4: | | 511 | Wirtin 10_0 | | Monitor Ring Input - Channel 5: | | | | | The bipolar line output signal from TRING_n is connected to this pin via a 270 $\Omega$ resistor to check for line driver failure. | | | | | <b>NOTE:</b> This pin is internally pulled up. | | B8 | MTIP_0 | I | Monitor Tip Input - Channel 0: | | R7 | MTIP_1 | | Monitor Tip Input - Channel 1: | | C13 | MTIP_2 | | Monitor Tip Input - Channel 2: | | R13<br>C7 | MTIP_3<br>MTIP_4 | | Monitor Tip Input - Channel 3: | | D13 | MTIP_5 | | Monitor Tip Input - Channel 4: | | | | | Monitor Tip Input - Channel 5: | | | | | The bipolar line output signal from TTIP_n is connected to this pin via a 270-ohm resistor to check for line driver failure. | | | | | Note: This pin is internally pulled up. | | C5 | DMO_0 | 0 | Drive Monitor Output - Channel 0: | | T4 | DMO_1 | | Drive Monitor Output - Channel 1: | | B12 | DMO_2 | | Drive Monitor Output - Channel 2: | | T12<br>D5 | DMO_3 | | Drive Monitor Output - Channel 3: | | B15 | DMO_4<br>DMO_5 | | Drive Monitor Output - Channel 4: | | D10 | DIVIO_0 | | Drive Monitor Output - Channel 5: | | | | | If MTIP_n and MRING_n has no transition pulse for 128 $\pm$ 32 TxCLK_n cycles, DMO_n goes "High" to indicate the driver failure. DMO_n output stays "High" until the next AMI signal is detected. | | C8 | RLOS_0 | 0 | Receive Loss of Signal - Channel 0: | | T7 | RLOS_1 | | Receive Loss of Signal - Channel 1: | | C12 | RLOS_2 | | Receive Loss of Signal - Channel 2: | | T11<br>B11 | RLOS_3 | | Receive Loss of Signal - Channel 3: | | R8 | RLOS_4<br>RLOS_5 | | Receive Loss of Signal - Channel 4: | | | 11200_0 | | Receive Loss of Signal - Channel 5: | | | | | This output pin toggles "High" if the receiver has detected a Loss of Signal Condition. | # REV. 1.0.0 # CONTROL AND ALARM INTERFACE | C9 | RLOL_0 | 0 | Receive Loss of Lock - Channel 0: | |-----------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T8 | RLOL_1 | | Receive Loss of Lock - Channel 1: | | D12 | RLOL_2 | | Receive Loss of Lock - Channel 2: | | R11 | RLOL_3 | | Receive Loss of Lock - Channel 3: | | C11<br>R9 | RLOL_4<br>RLOL_5 | | Receive Loss of Lock - Channel 4: | | 13 | NLOL_3 | | Receive Loss of Lock - Channel 5: | | | | | This output pin toggles "High" if a Loss of Lock Condition is detected. LOL (Loss of Lock) condition occurs if the recovered clock frequency deviates from the Reference Clock frequency (available at either E3CLK or DS3CLK or STS-1CLK input pins) by more than 0.5%. | | L16 | RXA | **** | External Resistor of 3.01K $\Omega$ ± 1%. | | | | | Should be connected between RxA and RxB for internal bias. | | K16 | RXB | **** | External Resistor of 3.01K $\Omega$ ±1%. | | | | | Should be connected between RxA and RxB for internal bias. | | P12 | ĪCT | I | In-Circuit Test Input: | | | | | Setting this pin "Low" causes all digital and analog outputs to go into a high-impedance state to allow for in-circuit testing. For normal operation, tie this pin "High". | | | | | NOTE: This pin is internally pulled up. | | R12 | TEST | **** | Factory Test Pin | | | | | <b>NOTE:</b> This pin must be connected to GND for normal operation. | # MICROPROCESSOR INTERFACE | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |-------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | К3 | <u>CS</u> | I | Chip Select Tie this "Low" to enable the communication with the Microprocessor Interface. | | R1 | PCLK | I | Processor Clock Input To operate the Microprocessor Interface, appropriate clock frequency is provided through this pin. Maximum frequency is 66 Mhz. | | K2 | WR | I | Write Data: To write data into the registers, this active low signal is asserted. | | L2 | RD | I | Read Data: To read data from the registers, this active low pin is asserted. | | J3 | RESET | I | Register Reset: Setting this input pin "Low" resets the contents of the Command Registers to their default settings and default operating configuration Note: This pin is internally pulled up. | | L3 | PMODE | I | Processor Mode Select: When this pin is tied "High", the microprocessor is operating in synchronous mode which means that clock must be applied to the PCLK (pin 55). Tie this pin "Low" to select the Asynchronous mode. An internal clock is provided for the microprocessor interface. | # MICROPROCESSOR INTERFACE | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |-------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Т3 | RDY | 0 | Ready Acknowledge: | | | | | <b>Note:</b> This pin must be connected to VDD via 3 $k\Omega$ ± 1% resistor. | | U3 | ĪNT | 0 | INTERRUPT Output: A transition to "Low" indicates that an interrupt has been generated. The interrupt function can be disabled by clearing the interrupt enable bit in the Channel Control Register. Notes: 1. This pin will remain asserted "Low" until the interrupt is serviced. 2. This pin must be conneced to VDD via 3 kΩ ± 1% resistor. | | B4 | ADDR[0] | ı | ADDRESS BUS: | | А3 | ADDR[1] | | 8 bit address bus for the microprocessor interface | | В3 | ADDR[2] | | · | | C4 | ADDR[3] | | | | C3 | ADDR[4] | | | | C2 | ADDR[5] | | | | D3 | ADDR[6] | | | | D4 | ADDR[7] | | | | N4 | D[0] | I/O | DATA BUS: | | P3 | D[1] | | 8 bit Data Bus for the microprocessor interface | | P4 | D[2] | | | | P5 | D[3] | | | | R5 | D[4] | | | | R4 | D[5] | | | | R3 | D[6] | | | | R2 | D[7] | | | # **ANALOG POWER AND GROUND** | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | | | |-------|-------------|------|-----------------------------------------------------|--|--| | E2 | TxAVDD_0 | **** | Transmitter Analog 3.3 V ± 5% VDD - Channel 0 | | | | N2 | TxAVDD_1 | **** | Transmitter Analog 3.3 V ± 5% VDD - Channel 1 | | | | E16 | TxAVDD_2 | **** | Transmitter Analog 3.3 V ± 5% VDD - Channel 2 | | | | N16 | TxAVDD_3 | **** | Transmitter Analog 3.3 V ± 5% VDD - Channel 3 | | | | J2 | TxAVDD_4 | **** | Transmitter Analog 3.3 V ± 5% VDD - Channel 4 | | | | J16 | TxAVDD_5 | **** | Transmitter Analog 3.3 V ± 5% VDD - Channel 5 | | | | D2 | TxAGND_0 | **** | Transmitter Analog GND - Channel 0 | | | | M2 | TxAGND_1 | **** | Transmitter Analog GND - Channel 1 | | | | D16 | TxAGND_2 | **** | Transmitter Analog GND - Channel 2 | | | | M16 | TxAGND_3 | **** | Transmitter Analog GND - Channel 3 | | | | H2 | TxAGND_4 | **** | Transmitter Analog GND - Channel 4 | | | | H16 | TxAGND_5 | **** | Transmitter Analog GND - Channel 5 | | | | A4 | RxAVDD_0 | **** | Receiver Analog 3.3 V ± 5% VDD - Channel 0 | | | | U4 | RxAVDD_1 | **** | Receiver Analog 3.3 V ± 5% VDD - Channel 1 | | | | A15 | RxAVDD_2 | **** | Receiver Analog 3.3 V ± 5% VDD - Channel 2 | | | | U15 | RxAVDD_3 | **** | Receiver Analog 3.3 V ± 5% VDD - Channel 3 | | | | A8 | RxAVDD_4 | **** | Receiver Analog 3.3 V ± 5% VDD - Channel 4 | | | | U8 | RxAVDD_5 | **** | Receiver Analog 3.3 V ± 5% VDD - Channel 5 | | | | A7 | RxAGND_0 | **** | Receiver Analog GND - Channel_0 | | | | U7 | RxAGND_1 | **** | Receive Analog GND - Channel 1 | | | | A12 | RxAGND_2 | **** | Receive Analog GND - Channel 2 | | | | U12 | RxAGND_3 | **** | Receive Analog GND - Channel 3 | | | | A11 | RxAGND_4 | **** | Receive Analog GND - Channel 4 | | | | U11 | RxAGND_5 | **** | Receive Analog GND - Channel 5 | | | | E4 | JaAVDD_0 | **** | Analog 3.3 V ± 5% VDD - Jitter Attenuator Channel 0 | | | | K4 | JaAVDD_1 | **** | Analog 3.3 V ± 5% VDD - Jitter Attenuator Channel 1 | | | | E14 | JaAVDD_2 | **** | Analog 3.3 V ± 5% VDD - Jitter Attenuator Channel 2 | | | | K14 | JaAVDD_3 | **** | Analog 3.3 V ± 5% VDD - Jitter Attenuator Channel 3 | | | | G4 | JaAVDD_4 | **** | Analog 3.3 V ± 5% VDD - Jitter Attenuator Channel 4 | | | | G14 | JaAVDD_5 | **** | Analog 3.3 V ± 5% VDD - Jitter attenuator Channel 5 | | | | F4 | JaAGND_0 | **** | Analog GND - Jitter Attenuator Channel 0 | | | # **ANALOG POWER AND GROUND** | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |-------|-------------|------|------------------------------------------| | J4 | JaAGND_1 | **** | Analog GND - Jitter Attenuator Channel 1 | | F14 | JaAGND_2 | **** | Analog GND - Jitter Attenuator Channel 2 | | J14 | JaAGND_3 | **** | Analog GND - Jitter Attenuator Channel 3 | | H4 | JaAGND_4 | **** | Analog GND - Jitter Attenuator Channel 4 | | H14 | JaAGND_5 | **** | Analog GND - Jitter Attenuator Channel 5 | | C10 | AGND | **** | Analog GND | | R10 | AGND | **** | Analog GND | | H9 | AGND | **** | Analog GND | | J9 | AGND | **** | Analog GND | | K9 | AGND | **** | Analog GND | | N15 | REFAVDD | **** | Analog 3.3 V ± 5% VDD - Reference | | M15 | REFGND | **** | Reference GND | # **DIGITAL POWER AND GROUND** | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |-------|-------------|------|--------------------------------------| | F1 | TxVDD_0 | **** | Transmitter 3.3 V ± 5% VDD Channel 0 | | L1 | TxVDD_1 | **** | Transmitter 3.3 V ± 5% VDD Channel 1 | | F17 | TxVDD_2 | **** | Transmitter 3.3 V ± 5% VDD Channel 2 | | L17 | TxVDD_3 | **** | Transmitter 3.3 V ± 5% VDD Channel 3 | | K1 | TxVDD_4 | **** | Transmitter 3.3 V ± 5% VDD Channel 4 | | K17 | TxVDD_5 | **** | Transmitter 3.3 V ± 5% VDD Channel 5 | | C1 | TxGND_0 | **** | Transmitter GND - Channel 0 | | P1 | TxGND_1 | **** | Transmitter GND - Channel 1 | | C17 | TxGND_2 | **** | Transmitter GND - Channel 2 | | P17 | TxGND_3 | **** | Transmitter GND - Channel 3 | | G1 | TxGND_4 | **** | Transmitter GND - Channel 4 | | G17 | TxGND_5 | **** | Transmitter GND - Channel 5 | | B5 | RxDVDD_0 | **** | Receiver 3.3 V ± 5% VDD - Channel 0 | | T5 | RxDVDD_1 | **** | Receiver 3.3 V ± 5% VDD - Channel 1 | | B14 | RxDVDD_2 | **** | Receiver 3.3 V ± 5% VDD - Channel 2 | | T14 | RxDVDD_3 | **** | Receiver 3.3 V ± 5% VDD - Channel 3 | | В9 | RxDVDD_4 | **** | Receiver 3.3 V ± 5% VDD - Channel 4 | | Т9 | RxDVDD_5 | **** | Receiver 3.3 V ± 5% VDD - Channel 5 | | B6 | RxDGND_0 | **** | Receiver Digital GND - Channel 0 | | T6 | RxDGND_1 | **** | Receiver Digital GND - Channel 1 | | B13 | RxDGND_2 | **** | Receiver Digital GND - Channel 2 | | T13 | RxDGND_3 | **** | Receiver Digital GND - Channel 3 | | B10 | RxDGND_4 | **** | Receiver Digital GND - Channel 4 | | T10 | RxDGND_5 | **** | Receiver Digital GND - Channel 5 | | P6 | DVDD_1 | **** | VDD 3.3 V ± 5% | | C15 | DVDD_2 | **** | VDD 3.3 V ± 5% | | L4 | JaDVDD_1 | **** | VDD 3.3 V ± 5% | | D6 | DVDD(uP) | **** | VDD 3.3 V ± 5% | | L14 | JaDVDD_2 | **** | VDD 3.3 V ± 5% | | D15 | DGND_1 | **** | Digital GND | | D7 | DGND(uP) | **** | Digital GND | # **DIGITAL POWER AND GROUND** | LEAD# | SIGNAL NAME | Түре | DESCRIPTION | |-------|-------------|------|-------------| | M14 | JaDGND_2 | **** | Digital GND | | M4 | JaDGND_1 | **** | Digital GND | | P7 | DGND | **** | Digital GND | | H8 | DGND | **** | Digital GND | | J8 | DGND | **** | Digital GND | | K8 | DGND | **** | Digital GND | | H10 | DGND | **** | Digital GND | | J10 | DGND | **** | Digital GND | | K10 | DGND | **** | Digital GND | # **FUNCTIONAL DESCRIPTION** The XRT73R06 is a six channel fully integrated Line Interface Unit featuring EXAR's R<sup>3</sup> Technology (Reconfigurable, Relayless Redundancy) for E3/DS3/STS-1 applications. The LIU incorporates 6 independent Receivers, Transmitters and Jitter Attenuators in a single 217 Lead BGA package. Each channel can be independently programmed to support E3, DS-3 or STS-1 line rates using one input clock reference of 12.288MHz in Single Frequency Mode (SFM). The LIU is responsible for providing the physical connection between a line interface and an aggregate mapper or framing device. Along with the analog-to-digital processing, the LIU offers monitoring and diagnostic features to help optimize network design implementation. A key characteristic within the network topology is Automatic Protection Switching (APS). EXAR's proven expertise in providing redundany solutions has paved the way for R<sup>3</sup> Technology. # 1.0 R<sup>3</sup> TECHNOLOGY (RECONFIGURABLE, RELAYLESS REDUNDANCY) Redundancy is used to introduce reliability and protection into network card design. The redundant card in many cases is an exact replicate of the primary card, such that when a failure occurs the network processor can automatically switch to the backup card. EXAR's R<sup>3</sup> technology has re-defined E3/DS-3/STS-1 LIU design for 1:1 and 1+1 redundancy applications. Without relays and one Bill of Materials, EXAR offers multi-port, integrated LIU solutions to assist high density aggregate applications and framing requirements with reliability. The following section can be used as a reference for implementing R<sup>3</sup> Technology with EXAR's world leading line interface units. #### 1.1 **Network Architecture** A common network design that supports 1:1 or 1+1 redundancy consists of N primary cards along with N backup cards that connect into a mid-plane or back-plane architecture without transformers installed on the network cards. In addition to the network cards, the design has a line interface card with one source of transformers, connectors, and protection components that are common to both network cards. With this design, the bill of materials is reduced to the fewest amount of components. See Figure 3. for a simplified block diagram of a typical redundancy design. FIGURE 3. NETWORK REDUNDANCY ARCHITECTURE ## 2.0 CLOCK SYNTHESIZER The LIU uses a flexible user interface for accepting clock references to generate the internal master clocks used to drive the LIU. The reference clock used to supply the microprocessor timing is generated from the DS-3 or SFM clock input. Therefore, if the chip is configured for STS-1 only or E3 only, then the DS-3 input pin must be connected to the STS-1 pin or E3 pin respectively. In DS-3 mode or when SFM is used, the STS-1 and E3 input pins can be left unconnected. If SFM is enabled by pulling the SFM\_EN pin "High", 12.288MHz is the only clock reference necessary to generate DS-3, E3, or STS-1 line rates and the microprocessor timing. A simplified block diagram of the clock synthesizer is shown in Figure 4 FIGURE 4. SIMPLIFIED BLOCK DIAGRAM OF THE INPUT CLOCK CIRCUITRY DRIVING THE MICROPROCESSOR ### 2.1 Clock Distribution Network cards that are designed to support multiple line rates which are not configured for single frequency mode should ensure that a clock is applied to the DS3Clk input pin. For example: If the network card being supplied to an ISP requires E3 only, the DS-3 input clock reference is still necessary to provide read and write access to the internal microprocessor. Therefore, the E3 mode requires two input clock references. If however, multiple line rates will not be supported, i.e. E3 only, then the DS3Clk input pin may be hard wire connected to the E3Clk input pin. FIGURE 5. CLOCK DISTRIBUTION CONGIFURED IN E3 MODE WITHOUT USING SFM **Note:** For one input clock reference, the single frequency mode should be used. ### 3.0 THE TRANSMITTER SECTION The transmitter is designed so that the LIU can accept serial data from a local device, encode the data properly, and then output an analog pulse according to the pulse shape chosen in the appropriate registers. This section describes the detailed operation of various blocks within the transmit path. A simplified block diagram of the transmit path is shown in Figure 6. FIGURE 6. TRANSMIT PATH BLOCK DIAGRAM # 3.1 Transmit Digital Input Interface The method for applying data to the transmit inputs of the LIU is a serial interface consisting of TxClk, TxPOS, and TxNEG. For single rail mode, only TxClk and TxPOS are necessary for providing the local data from a Framer device or ASIC. Data can be sampled on either edge of the input clock signal by programming the appropriate register. A typical interface is shown in Figure 7. FIGURE 7. TYPICAL INTERFACE BETWEEN TERMINAL EQUIPMENT AND THE XRT73R06 (DUAL-RAIL DATA) FIGURE 8. TRANSMITTER TERMINAL INPUT TIMING | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |------------------|--------------------------------------------|-----|--------|-----|-------| | TxClk | Duty Cycle | 30 | 50 | 70 | % | | | TxClk Frequency | | | | | | | E3 | | 34.368 | | MHz | | | DS-3 | | 44.736 | | MHz | | | STS-1 | | 51.84 | | MHz | | t <sub>RTX</sub> | TxClk Rise Time (10% to 90%) | | | 4 | ns | | t <sub>FTX</sub> | TxClk Fall Time (10% to 90%) | | | 4 | ns | | t <sub>TSU</sub> | TPData/TNData to TxClk falling set up time | 3 | | | ns | | t <sub>THO</sub> | TPData/TNData to TxClk falling hold time | 3 | | | ns | FIGURE 9. SINGLE-RAIL OR NRZ DATA FORMAT (ENCODER AND DECODER ARE ENABLED) FIGURE 10. DUAL-RAIL DATA FORMAT (ENCODER AND DECODER ARE DISABLED) #### 3.2 Transmit Clock The Transmit Clock applied via TxClk\_n pins, for the selected data rate (for E3 = 34.368 MHz, DS3 = 44.736 MHz or STS-1 = 51.84 MHz), is duty cycle corrected by the internal PLL circuit to provide a 50% duty cycle clock to the pulse shaping circuit. This allows a 30% to 70% duty cycle Transmit Clock to be supplied. #### 3.3 **B3ZS/HDB3 ENCODER** When the Single-Rail (NRZ) data format is selected, the Encoder Block encodes the data into either B3ZS format (for either DS3 or STS-1) or HDB3 format (for E3). #### 3.3.1 **B3ZS Encoding** An example of B3ZS encoding is shown in Figure 11. If the encoder detects an occurrence of three consecutive zeros in the data stream, it is replaced with either B0V or 00V, where 'B' refers to Bipolar pulse that is compliant with the Alternating polarity requirement of the AMI (Alternate Mark Inversion) line code and 'V' refers to a Bipolar Violation (e.g., a bipolar pulse that violates the AMI line code). The substitution of BOV or 00V is made so that an odd number of bipolar pulses exist between any two consecutive violation (V) pulses. This avoids the introduction of a DC component into the line signal. FIGURE 11. B3ZS ENCODING FORMAT #### 3.3.2 **HDB3 Encoding** An example of the HDB3 encoding is shown in Figure 12. If the HDB3 encoder detects an occurrence of four consecutive zeros in the data stream, then the four zeros are substituted with either 000V or B00V pattern. The substitution code is made in such a way that an odd number of pulses exist between any consecutive V pulses. This avoids the introduction of DC component into the analog signal. FIGURE 12. HDB3 ENCODING FORMAT ### 3.4 TRANSMIT PULSE SHAPER The Transmit Pulse Shaper converts the B3ZS encoded digital pulses into a single analog Alternate Mark Inversion (AMI) pulse that meets the industry standard mask template requirements for STS-1 and DS3. For E3 mode, the pulse shaper converts the HDB3 encoded pulses into a single full amplitude square shaped pulse with very little slope. The Pulse Shaper Block also includes a Transmit Build Out Circuit, which can either be disabled or enabled by setting the TxLEV\_n bit to "1" or "0" in the control register. For DS3/STS-1 rates, the Transmit Build Out Circuit is used to shape the transmit waveform that ensures that transmit pulse template requirements are met at the Cross-Connect system. The distance between the transmitter output and the Cross-Connect system can be between 0 to 450 feet. For E3 rate, since the output pulse template is measured at the secondary of the transformer and since there is no Cross-Connect system pulse template requirements, the Transmit Build Out Circuit is always disabled. The differential line driver increases the transmit waveform to appropriate level and drives into the $75\Omega$ load as shown in Figure 13. FIGURE 13. TRANSMIT PULSE SHAPE TEST CIRCUIT # 3.4.1 Guidelines for using Transmit Build Out Circuit If the distance between the transmitter and the DSX3 or STSX-1, Cross-Connect system, is less than 225 feet, enable the Transmit Build Out Circuit by setting the TxLEV\_n control bit to "0". If the distance between the transmitter and the DSX3 or STSX-1 is greater than 225 feet, disable the Transmit Build Out Circuit. # 3.5 E3 line side parameters The XRT73R06 line output at the transformer output meets the pulse shape specified in ITU-T G.703 for 34.368 Mbits/s operation. The pulse mask as specified in ITU-T G.703 for 34.368 Mbits/s is shown in Figure 22. 17 ns (14.55 + 2.45) V = 100% Nominal Pulse FIGURE 14. PULSE MASK FOR E3 (34.368 MBITS/S) INTERFACE AS PER ITU-T G.703 TABLE 1: E3 TRANSMITTER LINE SIDE OUTPUT AND RECEIVER LINE SIDE INPUT SPECIFICATIONS | PARAMETER | MIN | TYP | MAX | UNITS | | | | |----------------------------------------------|----------|-------|------|------------------|--|--|--| | TRANSMITTER LINE SIDE OUTPUT CHARACTERISTICS | | | | | | | | | Transmit Output Pulse Amplitude | 0.90 | 1.00 | 1.10 | $V_{pk}$ | | | | | (Measured at secondary of the transformer) | | | | | | | | | Transmit Output Pulse Amplitude Ratio | 0.95 | 1.00 | 1.05 | | | | | | Transmit Output Pulse Width | 12.5 | 14.55 | 16.5 | ns | | | | | Transmit Intrinsic Jitter | | 0.02 | 0.05 | Ul <sub>PP</sub> | | | | | RECEIVER LINE SIDE INPUT CHARACT | ERISTICS | | | | | | | | Receiver Sensitivity (length of cable) | 900 | 1200 | | feet | | | | | Interference Margin | -20 | -14 | | dB | | | | | Jitter Tolerance @ Jitter Frequency 800KHz | 0.15 | 0.28 | | UI <sub>PP</sub> | | | | | Signal level to Declare Loss of Signal | | | -35 | dB | | | | | Signal Level to Clear Loss of Signal | -15 | | | dB | | | | | Occurence of LOS to LOS Declaration Time | 10 | | 255 | UI | | | | | Termination of LOS to LOS Clearance Time | 10 | | 255 | UI | | | | **Note:** The above values are at $TA = 25^{\circ}C$ and $V_{DD} = 3.3 V \pm 5\%$ . REV. 1.0.0 SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT FIGURE 15. BELLCORE GR-253 CORE TRANSMIT OUTPUT PULSE TEMPLATE FOR SONET STS-1 APPLICATIONS TABLE 2: STS-1 PULSE MASK EQUATIONS | TIME IN UNIT INTERVALS | Normalized Amplitude | | | | | | | |------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | LOWER CURVE | | | | | | | | | -0.85 ≤ T ≤ -0.38 | - 0.03 | | | | | | | | -0.38 ≤ T ≤ 0.36 | $0.5 \left[ 1 + \sin \left\{ \frac{\pi}{2} \left( 1 + \frac{T}{0.18} \right) \right\} \right] - 0.03$ | | | | | | | | 0.36 ≤ T ≤ 1.4 | - 0.03 | | | | | | | | UPPER | CURVE | | | | | | | | -0.85 ≤ T ≤ -0.68 | 0.03 | | | | | | | | -0.68 ≤ T ≤ 0.26 | $0.5 \left[ 1 + \sin \left\{ \frac{\pi}{2} \left( 1 + \frac{T}{0.34} \right) \right\} \right] + 0.03$ | | | | | | | | 0.26 ≤ T ≤ 1.4 | 0.1 + 0.61 x e <sup>-2.4[T-0.26]</sup> | | | | | | | TABLE 3: STS-1 TRANSMITTER LINE SIDE OUTPUT AND RECEIVER LINE SIDE INPUT SPECIFICATIONS (GR-253) | PARAMETER | Min | Түр | Max | Units | | | | |----------------------------------------------|-------------------|------|------|------------------|--|--|--| | TRANSMITTER LINE SIDE OUTPUT CHARACTERISTICS | | | | | | | | | Transmit Output Pulse Amplitude | 0.65 | 0.75 | 0.90 | V <sub>pk</sub> | | | | | (measured with TxLEV = 0) | | | | | | | | | Transmit Output Pulse Amplitude | 0.90 | 1.00 | 1.10 | $V_{pk}$ | | | | | (measured with TxLEV = 1) | | | | | | | | | Transmit Output Pulse Width | 8.6 | 9.65 | 10.6 | ns | | | | | Transmit Output Pulse Amplitude Ratio | 0.90 | 1.00 | 1.10 | | | | | | Transmit Intrinsic Jitter | | 0.02 | 0.05 | UI <sub>pp</sub> | | | | | RECEIVER LINE SIDE INPUT CHARACT | ERISTICS | | | | | | | | Receiver Sensitivity (length of cable) | 900 | 1100 | | feet | | | | | Jitter Tolerance @ Jitter Frequency 400 KHz | 0.15 | | | UI <sub>pp</sub> | | | | | Signal Level to Declare Loss of Signal | Refer to Table 10 | | | | | | | | Signal Level to Clear Loss of Signal | Refer to Table 10 | | | | | | | **Note:** The above values are at TA = $25^{\circ}$ C and $V_{DD}$ = $3.3 \text{ V} \pm 5\%$ . FIGURE 16. TRANSMIT OUPUT PULSE TEMPLATE FOR DS3 AS PER BELLCORE GR-499 TABLE 4: DS3 PULSE MASK EQUATIONS | TIME IN UNIT INTERVALS | Normalized Amplitude | | | | | | | |------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | LOWER CURVE | | | | | | | | | -0.85 ≤ T ≤ -0.36 | - 0.03 | | | | | | | | -0.36 ≤ T ≤ 0.36 | $0.5 \left[ 1 + \sin \left\{ \frac{\pi}{2} \left( 1 + \frac{T}{0.18} \right) \right\} \right] - 0.03$ | | | | | | | | 0.36 ≤ T ≤ 1.4 | - 0.03 | | | | | | | | UPPER | CURVE | | | | | | | | -0.85 ≤ T ≤ -0.68 | 0.03 | | | | | | | | -0.68 ≤ T ≤ 0.36 | $0.5 \left[ 1 + \sin \left\{ \frac{\pi}{2} \left( 1 + \frac{T}{0.34} \right) \right\} \right] + 0.03$ | | | | | | | | 0.36 ≤ T ≤ 1.4 | 0.08 + 0.407 x e <sup>-1.84[T-0.36]</sup> | | | | | | | TABLE 5: DS3 TRANSMITTER LINE SIDE OUTPUT AND RECEIVER LINE SIDE INPUT SPECIFICATIONS (GR-499) | PARAMETER | Min | Түр | Max | Units | | |-----------------------------------------------------------|-------------------|-------------------|-------|------------------|--| | TRANSMITTER LINE SIDE OUTPUT CHAR | ACTERISTICS | | | | | | Transmit Output Pulse Amplitude (measured with TxLEV = 0) | 0.65 | 0.75 | 0.85 | $V_{pk}$ | | | Transmit Output Pulse Amplitude (measured with TxLEV = 1) | 0.90 | 1.00 | 1.10 | $V_{pk}$ | | | Transmit Output Pulse Width | 10.10 | 11.18 | 12.28 | ns | | | Transmit Output Pulse Amplitude Ratio | 0.90 | 1.00 | 1.10 | | | | Transmit Intrinsic Jitter | | 0.02 | 0.05 | UI <sub>pp</sub> | | | RECEIVER LINE SIDE INPUT CHARAC | TERISTICS | | 1 | • | | | Receiver Sensitivity (length of cable) | 900 | 1100 | | feet | | | Jitter Tolerance @ 400 KHz (Cat II) | 0.15 | | | UI <sub>pp</sub> | | | Signal Level to Declare Loss of Signal | | Refer to Table 10 | | | | | Signal Level to Clear Loss of Signal | Refer to Table 10 | | | | | **Note:** The above values are at $TA = 25^{\circ}C$ and $V_{DD} = 3.3V \pm 5\%$ . ### 3.6 Transmit Drive Monitor This feature is used for monitoring the transmit line for occurrence of fault conditions such as a short circuit on the line or a defective line driver. To activate this function, connect MTIP\_n pins to the TTIP\_n lines via a $270\Omega$ resistor and MRing\_n pins to TRing\_n lines via $270\Omega$ resistor as shown in Figure 17. FIGURE 17. TRANSMIT DRIVER MONITOR SET-UP. When the MTIP\_n and MRing\_n are connected to the TTIP\_n and TRing\_n lines, the drive monitor circuit monitors the line for transitions. The DMO\_n (Drive Monitor Output) will be asserted "Low" as long as the transitions on the line are detected via MTIP\_n and MRing\_n. If no transitions on the line are detected for 128 ± 32 TxClk\_n periods, the DMO\_n output toggles "High" and when the transitions are detected again, DMO\_n toggles "Low". NOTE: The Drive Monitor Circuit is only for diagnostic purpose and does not have to be used to operate the transmitter. ### 3.7 Transmitter Section On/Off The transmitter section of each channel can either be turned on or off. To turn on the transmitter, set the input pin TxON to "High" and write a "1" to the TxON\_n control bit. When the transmitter is turned off, TTIP\_n and TRing n are tri-stated. ### Notes: - 1. This feature provides support for Redundancy. - To permit a system designed for redundancy to quickly shut-off the defective line card and turn on the back-up line card, writing a "1" to the TxON\_n control bits transfers the control to TxON pin. ### 4.0 THE RECEIVER SECTION The receiver is designed so that the LIU can recover clock and data from an attenuated line signal caused by cable loss or flat loss according to industry specifications. Once data is recovered, it is processed and presented at the receiver outputs according to the format chosen to interface with a Framer/Mapper or ASIC. This section describes the detailed operation of various blocks within the receive path. A simplified block diagram of the receive path is shown in Figure 18. FIGURE 18. RECEIVE PATH BLOCK DIAGRAM ### 4.1 Receive Line Interface Physical Layer devices are AC coupled to a line interface through a 1:1 transformer. The transformer provides isolation and a level shift by blocking the DC offset of the incoming data stream. The typical medium for the line interface is a $75\Omega$ coxial cable. Whether using E3, DS-3 or STS-1, the LIU requires the same bill of materials, see Figure 19. FIGURE 19. RECEIVE LINE INTERFACE CONNECTION ### 4.2 Adaptive Gain Control (AGC) The Adaptive Gain Control circuit amplifies the incoming analog signal and compensates for the various flat losses and also for the loss at one-half symbol rate. The AGC has a dynamic range of 30 dB. The peak detector provides feedback to the equalizer before slicing occurs. # 4.3 Receive Equalizer The Equalizer restores the integrity of the signal and compensates for the frequency dependent attenuation of up to 900 feet of coaxial cable (1300 feet for E3). The Equalizer also boosts the high frequency content of the signal to reduce Inter-Symbol Interference (ISI) so that the slicer slices the signal at 50% of peak voltage to generate Positive and Negative data. The equalizer can be disabled by programming the appropriate register. FIGURE 20. ACG/EQUALIZER BLOCK DIAGRAM ### 4.3.1 Recommendations for Equalizer Settings The Equalizer has two gain settings to provide optimum equalization. In the case of normally shaped DS3/STS-1 pulses (pulses that meet the template requirements) that has been driven through 0 to 900 feet of cable, the Equalizer can be enabled. However, for square-shaped pulses such as E3 or for DS3/STS-1 high pulses (that does not meet the pulse template requirements), it is recommended that the Equalizer be disabled for cable length less than 300 feet. This would help to prevent over-equalization of the signal and thus optimize the performance in terms of better jitter transfer characteristics. The Equalizer also contains an additional 20 dB gain stage to provide the line monitoring capability of the resistively attenuated signals which may have 20dB flat loss. The equalizer gain mode can be enabled by programming the appropriate register. **Note:** The results of extensive testing indicate that even when the Equalizer was enabled, regardless of the cable length, the integrity of the E3 signal was restored properly over 0 to 12 dB cable loss at Industrial Temperature. ### 4.4 Clock and Data Recovery The Clock and Data Recovery Circuit extracts the embedded clock, RxClk\_n from the sliced digital data stream and provides the retimed data to the B3ZS (HDB3) decoder. The Clock Recovery PLL can be in one of the following two modes: ### 4.4.1 Data/Clock Recovery Mode In the presence of input line signals on the RTIP\_n and RRing\_n input pins and when the frequency difference between the recovered clock signal and the reference clock signal is less than 0.5%, the clock that is output on the RxClk\_n out pins is the Recovered Clock signal. # 4.4.2 Training Mode In the absence of input signals at RTIP\_n and RRing\_n pins, or when the frequency difference between the recovered line clock signal and the reference clock applied on the ExClk\_n input pins exceed 0.5%, a Loss of Lock condition is declared by toggling RLOL\_n output pin "High" or setting the RLOL\_n bit to "1" in the control register. Also, the clock output on the RxClk\_n pins are the same as the reference channel clock. # 4.5 LOS (Loss of Signal) Detector # 4.5.1 DS3/STS-1 LOS Condition A Digital Loss of SIgnal (DLOS) condition occurs when a string of $175 \pm 75$ consecutive zeros occur on the line. When the DLOS condition occurs, the DLOS\_n bit is set to "1" in the status control register. DLOS condition is cleared when the detected average pulse density is greater than 33% for $175 \pm 75$ pulses. Analog Loss of Signal (ALOS) condition occurs when the amplitude of the incoming line signal is below the threshold as shown in the Table 6.The status of the ALOS condition is reflected in the ALOS\_n status control register. RLOS is the logical OR of the DLOS and ALOS states. When the RLOS condition occurs the RLOS\_n output pin is toggled "High" and the RLOS\_n bit is set to "1" in the status control register. TABLE 6: THE ALOS (ANALOG LOS) DECLARATION AND CLEARANCE THRESHOLDS FOR A GIVEN SETTING OF LOSTHR AND REQEN (DS3 AND STS-1 APPLICATIONS) | APPLICATION | REQEN SETTING | LOSTHR SETTING | SIGNAL LEVEL TO DECLARE ALOS<br>DEFECT | SIGNAL LEVEL TO CLEAR ALOS<br>DEFECT | |-------------|---------------|----------------|----------------------------------------|--------------------------------------| | DS3 | 0 | 0 | < 75mVpk | > 130mVpk | | | 1 | 0 | < 45mVpk | > 60mVpk | | | 0 | 1 | < 120mVpk | > 45mVpk | | | 1 | 1 | < 55mVpk | > 180mVpk | | STS-1 | 0 | 0 | < 120mVpk | > 170mVpk | | | 1 | 0 | < 50mVpk | > 75mVpk | | | 0 | 1 | < 125mVpk | > 205mVpk | | | 1 | 1 | < 55mVpk | > 90mVpk | ### 4.5.2 Disabling ALOS/DLOS Detection For debugging purposes it is useful to disable the ALOS and/or DLOS detection. Writing a "1" to both ALOSDIS n and DLOSDIS n bits disables the LOS detection on a per channel basis. ### 4.5.3 E3 LOS Condition: If the level of incoming line signal drops below the threshold as described in the ITU-T G.775 standard, the LOS condition is detected. Loss of signal is defined as no transitions for 10 to 255 consecutive zeros. No transitions is defined as a signal level between 15 and 35 dB below the normal. This is illustrated in Figure 21. The LOS condition is cleared within 10 to 255 UI after restoration of the incoming line signal. Figure 22 shows the LOS declaration and clearance conditions. FIGURE 21. LOSS OF SIGNAL DEFINITION FOR E3 AS PER ITU-T G.775 FIGURE 22. LOSS OF SIGNAL DEFINITION FOR E3 AS PER ITU-T G.775. ## SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT ### 4.5.4 Interference Tolerance For E3 mode, ITU-T G.703 Recommendation specifies that the receiver be able to recover error free clock and data in the presence of a sinusoidal interfering tone signal. For DS3 and STS-1 modes, the same recommendation is being used. Figure 23 shows the configuration to test the interference margin for DS3/STS1. Figure 24 shows the set up for E3. FIGURE 23. INTERFERENCE MARGIN TEST SET UP FOR DS3/STS-1 FIGURE 24. INTERFERENCE MARGIN TEST SET UP FOR E3. TABLE 7: INTERFERENCE MARGIN TEST RESULTS | Mode | CABLE LENGTH (ATTENUATION) | INTERFERENCE TOLERANCE | |-------|----------------------------|------------------------| | | | Equalizer "IN" | | E3 | 0 dB | -17 dB | | | 12 dB | -14 dB | | | 0 feet | -15 dB | | DS3 | 225 feet | -15 dB | | | 450 feet | -14 dB | | | 0 feet | -15 dB | | STS-1 | 225 feet | -14 dB | | | 450 feet | -14 dB | ### SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT 4.5.5 Muting the Recovered Data with LOS condition: When the LOS condition is declared, the clock recovery circuit locks into the reference clock applied to the internal master clock outputs this clock onto the RxClk\_n output pin. The data on the RxPOS\_n and RxNEG\_n pins can be forced to zero by setting the LOSMUT\_n bits in the individual channel control register to "1". Note: When the LOS condition is cleared, the recovered data is output on RxPOS\_n and RxNEG\_n pins. FIGURE 25. RECEIVER DATA OUTPUT AND CODE VIOLATION TIMING | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |-------------------|------------------------------------------|-----|--------|-----|-------| | RxClk | Duty Cycle | 45 | 50 | 55 | % | | | RxClk Frequency | | | | | | | E3 | | 34.368 | | MHz | | | DS-3 | | 44.736 | | MHz | | | STS-1 | | 51.84 | | MHz | | t <sub>RRX</sub> | RxClk rise time (10% o 90%) | | 2 | 4 | ns | | t <sub>FRX</sub> | RxClk falling time (10% to 90%) | | 2 | 4 | ns | | t <sub>CO</sub> | RxClk to RPOS/RNEG delay time | | | 4 | ns | | t <sub>LCVO</sub> | RxClk to rising edge of LCV output delay | | 2.5 | | ns | #### 4.6 B3ZS/HDB3 Decoder The decoder block takes the output from the clock and data recovery block and decodes the B3ZS (for DS3 or STS-1) or HDB3 (for E3) encoded line signal and detects any coding errors or excessive zeros in the data stream. Whenever the input signal violates the B3ZS or HDB3 coding sequence for bipolar violation or contains three (for B3ZS) or four (for HDB3) or more consecutive zeros, an active "High" pulse is generated on the RLCV\_n output pins to indicate line code violation. #### 5.0 JITTER There are three fundamental parameters that describe circuit performance relative to jitter - Jitter Tolerance - Jitter Transfer - Jitter Generation #### 5.1 JITTER TOLERANCE Jitter tolerance is a measure of how well a Clock and Data Recovery unit can successfully recover data in the presence of various forms of jitter. It is characterized by the amount of jitter required to produce a specified bit error rate. The tolerance depends on the frequency content of the jitter. Jitter Tolerance is measured as the jitter amplitude over a jitter spectrum for which the clock and data recovery unit achieves a specified bit error rate (BER). To measure the jitter tolerance as shown in Figure 26, jitter is introduced by the sinusoidal modulation of the serial data bit sequence. Input jitter tolerance requirements are specified in terms of compliance with jitter mask which is represented as a combination of points. Each point corresponds to a minimum amplitude of sinusoidal jitter at a given jitter frequency. FIGURE 26. JITTER TOLERANCE MEASUREMENTS ## 5.1.1 DS3/STS-1 Jitter Tolerance Requirements Bellcore GR-499 CORE specifies the minimum requirement of jitter tolerance for Category I and Category II. The jitter tolerance requirement for Category II is the most stringent. Figure 27 shows the jitter tolerance curve as per GR-499 specification. FIGURE 27. INPUT JITTER TOLERANCE FOR DS3/STS-1 ## 5.1.2 E3 Jitter Tolerance Requirements ITU-T G.823 standard specifies that the clock and data recovery unit must be able to tolerate jitter up to certain specified limits. Figure 28 shows the tolerance curve. FIGURE 28. INPUT JITTER TOLERANCE FOR E3 As shown in the Figures above, in the jitter tolerance measurement, the dark line indicates the minimum level of jitter that the E3/DS3/STS-1 compliant component must tolerate. Table 8 below shows the jitter amplitude versus the modulation frequency for various standards. 2 20 300 GR-253 CORE Cat II 15 1.5 INPUT JITTER AMPLITUDE (UI P-P) MODULATION FREQUENCY **BIT RATE STANDARD** (KB/S) F1(Hz) F5(KHz) **A1 A2 A3** F2(Hz) F3(KHZ) F4(KHZ) 34368 ITU-T G.823 1000 1.5 0.15 100 10 800 44736 GR-499 0.1 10 2.3k 60 300 CORE Cat I GR-499 44736 10 0.3 10 669 22.3 300 CORE Cat II 10 30 TABLE 8: JITTER AMPLITUDE VERSUS MODULATION FREQUENCY (JITTER TOLERANCE) #### 5.2 JITTER TRANSFER 51840 Jitter Transfer function is defined as the ratio of jitter on the output relative to the jitter applied on the input versus frequency. There are two distinct characteristics in jitter transfer, jitter gain (jitter peaking) defined as the highest ratio above 0dB and jitter transfer bandwidth. The overall jitter transfer bandwidth is controlled by a low bandwidth loop, typically using a voltage-controlled crystal oscillator (VCXO). 0.15 The jitter transfer function is a ratio between the jitter output and jitter input for a component, or system often expressed in dB. A negative dB jitter transfer indicates the element removed jitter. A positive dB jitter transfer indicates the element added jitter. A zero dB jitter transfer indicates the element had no effect on jitter. Table 9 shows the jitter transfer characteristics and/or jitter attenuation specifications for various data rates: TABLE 9: JITTER TRANSFER SPECIFICATION/REFERENCES | E3 | DS3 | STS-1 | |-------------|---------------------------------------------------------|-----------------------------| | ETSI TBR-24 | GR-499 CORE section 7.3.2<br>Category I and Category II | GR-253 CORE section 5.6.2.1 | Note: The above specifications can be met only with a jitter attenuator that supports E3/DS3/STS-1 rates. TABLE 10: JITTER TRANSFER PASS MASKS | RATE<br>(KBITS) | Mask | F1<br>(Hz) | F2<br>(Hz) | F3<br>(Hz) | F4<br>(ĸHz) | A1(dB) | A2(dB) | |-----------------|------------------------------------------------|----------------|--------------------|-------------|--------------------|-------------------|-------------| | 34368 | G.823<br>ETSI-TBR-24 | 100 | 300 | 3к | 800K | 0.5 | -19.5 | | 44736 | GR-499, Cat I<br>GR-499, Cat II<br>GR-253 CORE | 10<br>10<br>10 | 10k<br>56.6k<br>40 | -<br>-<br>- | 15k<br>300k<br>15k | 0.1<br>0.1<br>0.1 | -<br>-<br>- | | 51840 | GR-253 CORE | 10 | 40k | - | 400k | 0.1 | - | REV. 1.0.0 FIGURE 29. JITTER TRANSFER REQUIREMENTS AND JITTER ATTENUATOR PERFORMANCE ## 5.2.1 JITTER GENERATION Jitter Generation is defined as the process whereby jitter appears at the output port of the digital equipment in the absence of applied input jitter. Jitter Generation is measured by sending jitter free data to the clock and data recovery circuit and measuring the amount of jitter on the output clock or the re-timed data. Since this is essentially a noise measurement, it requires a definition of bandwidth to be meaningful. The bandwidth is set according to the data rate. In general, the jitter is measured over a band of frequencies. #### 6.0 DIAGNOSTIC FEATURES #### 6.1 PRBS Generator and Detector The XRT73R06 contains an on-chip Pseudo Random Binary Sequence (PRBS) generator and detector for diagnostic purpose. With the PRBSEN\_n bit = "1", the transmitter will send out PRBS of $2^{23}$ -1 in E3 rate or 2<sup>15</sup>-1 in STS-1/DS3 rate. At the same time, the receiver PRBS detector is also enabled. When the correct PRBS pattern is detected by the receiver, the RNEG/LCV pin will go "Low" to indicate PRBS synchronization has been achieved. When the PRBS detector is not in sync the PRBSLS bit will be set to "1" and RNEG/LCV pin will go "High". With the PRBS mode enabled, the user can also insert a single bit error by toggling "INSPRBS" bit. This is done by writing a "1" to INSPRBS bit. The receiver at RNEG/LCV pin will pulse "High" for one RxClk cycle for every bit error detected. Any subsequent single bit error insertion must be done by first writing a "0" to INSPRBS bit and followed by a "1". Figure 30 shows the status of RNEG/LCV pin when the XRT73R06 is configured in PRBS mode. **NOTE:** In PRBS mode, the device is forced to operate in Single-Rail Mode. #### FIGURE 30. PRBS MODE ### 6.2 LOOPBACKS The XRT73R06 offers three loopback modes for diagnostic purposes. The loopback modes are selected via the RLB\_n and LLB\_n bits n the Channel control registers select the loopback modes. #### 6.2.1 ANALOG LOOPBACK In this mode, the transmitter outputs TTIP\_n and TRing\_n are internally connected to the receiver inputs RTIP\_n and RRing\_n as shown in Figure 31. Data and clock are output at RxClk\_n, RxPOS\_n and RxNEG\_n pins for the corresponding transceiver. Analog loopback exercises most of the functional blocks of the device including the jitter attenuator which can be selected in either the transmit or receive path. ### Notes: - 1. In the Analog loopback mode, data is also output via TTIP\_n and TRing\_n pins. - 2. Signals on the RTIP\_n and RRing\_n pins are ignored during analog loopback. FIGURE 31. ANALOG LOOPBACK ### 6.2.2 DIGITAL LOOPBACK When the Digital Loopback is selected, the transmit clock TxClk\_n and transmit data inputs (TxPOS\_n & TxNEG\_n are looped back and output onto the RxClk\_n, RxPOS\_n and RxNEG\_n pins as shown in Figure 32. FIGURE 32. DIGITAL LOOPBACK #### 6.2.3 REMOTE LOOPBACK With Remote loopback activated as shown in Figure 33, the receive data on RTIP and RRing is looped back after the jitter attenuator (if selected in receive or transmit path) to the transmit path using RxClk as transmit timing. The receive data is also output via the RxPOS and RxNEG pins. Note: Input signals on TxClk, TxPOS and TxNEG are ignored during Remote loopback. FIGURE 33. REMOTE LOOPBACK #### 6.3 TRANSMIT ALL ONES (TAOS) **X** EXAR Transmit All Ones (TAOS) can be set by setting the TAOS\_n control bits to "1" in the Channel control registers. When the TAOS is set, the Transmit Section generates and transmits a continuous AMI all "1's" pattern on TTIP\_n and TRing\_n pins. The frequency of this ones pattern is determined by TxClk\_n. the TAOS data path is shown in Figure 34. TAOS does not operate in Analog loopback or Remote loopback modes, however will function in Digital loopback mode. FIGURE 34. TRANSMIT ALL ONES (TAOS) mode is shown in Table 11. ## SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT 7.0 MICROPROCESSOR INTERFACE BLOCK The Microprocessor Interface section supports communication between the local microprocessor ( $\mu P$ ) and the LIU. The XRT73R06 supports a parallel interface asynchronously or synchronously timed to the LIU. The microprocessor interface is selected by the state of the Pmode input pin. Selecting the microprocessor interface TABLE 11: SELECTING THE MICROPROCESSOR INTERFACE MODE | PMODE | MICROPROCESSOR MODE | |--------|---------------------| | "Low" | Asynchronous Mode | | "High" | Synchronous Mode | The local $\mu P$ configures the LIU by writing data into specific addressable, on-chip Read/Write registers. The $\mu P$ provides the signals which are required for a general purpose microprocessor to read or write data into these registers. The $\mu P$ also supports polled and interrupt driven environments. A simplified block diagram of the microprocessor is shown in Figure 35. FIGURE 35. SIMPLIFIED BLOCK DIAGRAM OF THE MICROPROCESSOR INTERFACE BLOCK ## 7.1 THE MICROPROCESSOR INTERFACE BLOCK SIGNALS The LIU may be configured into different operating modes and have its performance monitored by software through a standard microprocessor using data, address and control signals. These interface signals are described below in Table 12. The microprocessor interface can be configured to operate in Asynchronous mode or Synchronous mode. TABLE 12: XRT73R06 MICROPROCESSOR INTERFACE SIGNALS | PIN NAME | ТүрЕ | DESCRIPTION | |-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pmode | I | Microprocessor Interface Mode Select Input pin This pin is used to specify the microprocessor interface mode. | | D[7:0] | I/O | Bi-Directional Data Bus for register "Read" or "Write" Operations. | | Addr[7:0] | I | Eight-Bit Address Bus Inputs The XRT73R06 LIU microprocessor interface uses a direct address bus. This address bus is provided to permit the user to select an on-chip register for Read/Write access. | | CS | I | Chip Select Input This active low signal selects the microprocessor interface of the XRT73R06 LIU and enables Read/Write operations with the on-chip register locations. | | RD | I | Read Signal This active low input functions as the read signal from the local $\mu P$ . When this pin is pulled "Low" (if $\overline{CS}$ is "Low") the LIU is informed that a read operation has been requested and begins the process of the read cycle. | | WR | I | Write Signal This active low input functions as the write signal from the local μP. When this pin is pulled "Low" (if $\overline{CS}$ is "Low") the LIU is informed that a write operation has been requested and begins the process of the write cycle. | | RDY | 0 | Ready Output This active low signal is provided by the LIU device. It indicates that the current read or write cycle is complete, and the LIU is waiting for the next command. | | ĪNT | 0 | <b>Interrupt Output</b> This active low signal is provided by the LIU to alert the local mP that a change in alarm status has occured. This pin is Reset Upon Read (RUR) once the alarm status registers have been cleared. | | RESET | I | Reset Input This active low input pin is used to Reset the LIU. | #### SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT #### 7.2 ASYNCHRONOUS AND SYNCHRONOUS DESCRIPTION Whether the LIU is configured for Asynchronous or Synchronous mode, the following descriptions apply. The synchronous mode requires an input clock (PCLK) to be used as the microprocessor timing reference. Read and Write operations are described below. ## Read Cycle (For Pmode = "0" or "1") Whenever the local µP wishes to read the contents of a register, it should do the following. - 1. Place the address of the target register on the address bus input pins Addr[7:0]. - 2. While the $\mu P$ is placing this address value on the address bus, the address decoding circuitry should assert the $\overline{CS}$ pin of the LIU, by toggling it "Low". This action enables communication between the $\mu P$ and the LIU microprocessor interface block. - 3. Next, the μP should indicate that this current bus cycle is a Read operation by toggling the RD input pin "Low". This action enables the bi-directional data bus output drivers of the LIU. - **4.** After the $\mu$ P toggles the Read signal "Low", the LIU will toggle the $\overline{RDY}$ output pin "Low". The LIU does this to inform the $\mu$ P that the data is available to be read by the $\mu$ P, and that it is ready for the next command. - 5. After the μP detects the RDY signal and has read the data, it can terminate the Read Cycle by toggling the RD input pin "High". - **6.** The $\overline{\text{CS}}$ input pin must be pulled "High" before a new command can be issued. ## Write Cycle (For Pmode = "0" or "1") Whenever a local µP wishes to write a byte or word of data into a register within the LIU, it should do the following. - 1. Place the address of the target register on the address bus input pins Addr[7:0]. - 2. While the $\mu P$ is placing this address value on the address bus, the address decoding circuitry should assert the $\overline{CS}$ pin of the LIU, by toggling it "Low". This action enables communication between the $\mu P$ and the LIU microprocessor interface block. - 3. The $\mu$ P should then place the byte or word that it intends to write into the target register, on the bi-directional data bus D[7:0]. - **4.** Next, the μP should indicate that this current bus cycle is a Write operation by toggling the WR input pin "Low". This action enables the bi-directional data bus input drivers of the LIU. - 5. After the $\mu P$ toggles the Write signal "Low", the LIU will toggle the $\overline{RDY}$ output pin "Low". The LIU does this to inform the $\mu P$ that the data has been written into the internal register location, and that it is ready for the next command. - **6.** The $\overline{\text{CS}}$ input pin must be pulled "High" before a new command can be issued. FIGURE 36. ASYNCHRONOUS µP INTERFACE SIGNALS DURING PROGRAMMED I/O READ AND WRITE OPERATIONS TABLE 13: ASYNCHRONOUS TIMING SPECIFICATIONS | SYMBOL | PARAMETER | Min | MAX | Units | |----------------|----------------------------------|-----|-----|-------| | t <sub>0</sub> | Valid Address to CS Falling Edge | 0 | - | ns | | t <sub>1</sub> | CS Falling Edge to RD Assert | 0 | - | ns | | t <sub>2</sub> | RD Assert to RDY Assert | - | 65 | ns | | NA | RD Pulse Width (t <sub>2</sub> ) | 70 | - | ns | | t <sub>3</sub> | CS Falling Edge to WR Assert | 0 | - | ns | | t <sub>4</sub> | WR Assert to RDY Assert | - | 65 | ns | | NA | WR Pulse Width (t <sub>4</sub> ) | 70 | - | ns | REV. 1.0.0 FIGURE 37. SYNCHRONOUS µP INTERFACE SIGNALS DURING PROGRAMMED I/O READ AND WRITE OPERATIONS **TABLE 14: SYNCHRONOUS TIMING SPECIFICATIONS** | SYMBOL | PARAMETER | MIN | MAX | UNITS | |----------------|----------------------------------|-----|-----|----------------| | t <sub>0</sub> | Valid Address to CS Falling Edge | 0 | - | ns | | t <sub>1</sub> | CS Falling Edge to RD Assert | 0 | - | ns | | t <sub>2</sub> | RD Assert to RDY Assert | - | 35 | ns, see note 1 | | NA | RD Pulse Width (t <sub>2</sub> ) | 40 | - | ns | | t <sub>3</sub> | CS Falling Edge to WR Assert | 0 | - | ns | | t <sub>4</sub> | WR Assert to RDY Assert | - | 35 | ns, see note 1 | | NA | WR Pulse Width (t <sub>4</sub> ) | 40 | - | ns | | | PCLK Period | 15 | | ns | | | PCLK Duty Cycle | | | | | | PCLK "High/Low" time | | | | NOTE: 1. This timing parameter is based on the frequency of the synchronous clock (PCLK). To determine the access time, use the following formula: $(PCLK_{period} * 2) + 5ns$ **X** EXAR FIGURE 38. INTERRUPT PROCESS ## 7.2.1 Hardware Reset: The hardware reset is initiated by pulling the $\overline{\text{RESET}}$ pin "Low" for a minimum of 5 $\mu$ s. After the $\overline{\text{RESET}}$ pin is released, the register values are put in default states. TABLE 15: REGISTER MAP AND BIT NAMES | Address | PARAMETER | | | | Dата | Вітѕ | | | | |----------------|----------------------------------|----------|----------|---------|--------------|-----------|---------|---------|---------| | (HEX) | NAME | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0x00 | APS/Redun-<br>dancy #1 | Rese | erved | TxON_5 | TxON_4 | TxON_3 | TxON_2 | TxON-1 | TxON_0 | | 0x08 | APS/ Redun-<br>dancy #2 | Rese | Reserved | | RxON_4 | RxON_3 | RxON_2 | RxON_1 | RxON_0 | | 0x60 | Interrupt Enable (read/write) | Reserved | | INTEN_5 | INTEN_4 | INTEN_3 | INTEN_2 | INTEN_1 | INTEN_0 | | 0x61 | Interrupt Status<br>(read only) | Reserved | | INTST_5 | INTST_4 | INTST_3 | INTST_2 | INTST_1 | INTST_0 | | 0x62 -<br>0x6D | | | | • | Rese | erved | | | | | 0x6E | Chip_id<br>(read only) | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | | 0x6F | Chip_revision _id<br>(read only) | | | | Chip version | on number | | | • | TABLE 16: REGISTER MAP DESCRIPTION - GLOBAL | Address<br>(Hex) | Түре | REGISTER<br>NAME | SYMBOL | | DESCRIPTION | | | | | |------------------|----------|---------------------|--------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---|--|--| | 0x00 | R/W | APS # 1 | TxON_n | Table below sh<br>on the bit and | 0 | | | | | | | | | | Bit | Pin | Transmitter Status | | | | | | | | | 0 | 0 | OFF | | | | | | | | | 0 | 1 | OFF | | | | | | | | | 1 | 0 | OFF | | | | | | | | | 1 | 1 | ON | | | | | 0x08 | R/W | APS # 2 | RxON_n | Set this bit to to | urn on individ | ual Receiver. | 0 | | | | 0x60 | R/W | Interrupt<br>Enable | INTEN_n | Set this bit to basis. | enable the in | nterrupts on per channel | 0 | | | | 0x61 | ROR | Interrupt<br>Status | INTST_n | source level i | Bits are set when an interrupt occurs. The respective source level interrupt status registers are read to determine the cause of interrupt. | | | | | | 0x62 -<br>0x6D | Reserved | | | | | | | | | | 0x6E | R | Device _ id | Chip_id | This read only | 0110101 | | | | | | 0x6F | R | Version<br>Number | Chip_version | This read only | register conta | ins chip version number | | | | TABLE 17: REGISTER MAP AND BIT NAMES - CHANNEL N REGISTERS (N = 0,1,2,3,4,5) | ADDRESS | PARAMETER | | DATA BITS | | | | | | | | | |----------------------------------------------------------------------------------------|----------------------------------------|-----|-----------|-------------------|----------------|----------|----------|--------------|---------|--|--| | (HEX) | NAME | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0x01 (ch 0)<br>0x11 (ch 1)<br>0x21 (ch 2)<br>0x31 (ch 3)<br>0x41 (ch 4)<br>0x51 (ch 5) | Interrupt<br>Enable<br>(read/write) | Res | erved | PRBSER<br>CNTIE_n | PRBSERI<br>E_n | Reserved | RLOLIE_n | RLOSIE_<br>n | DMOIE_n | | | | 0x02 (ch 0)<br>0x12 (ch 1)<br>0x22 (ch 2)<br>0x32 (ch 3)<br>0x42 (ch 4)<br>ox52 (ch 5) | Interrupt<br>Status<br>(reset on read) | Res | erved | PRBSER<br>CNTIS_n | PRBSERI<br>S_n | Reserved | RLOLIS_n | RLOSIS_<br>n | DMOIS_n | | | # TABLE 17: REGISTER MAP AND BIT NAMES - CHANNEL N REGISTERS (N = 0,1,2,3,4,5) | Address | PARAMETER | | | | Dата | Вітѕ | | | | |----------------------------------------------------------------------------------------|-------------------------------------------------|----------|----------------|---------------|---------------|----------------|--------------|----------------|-------------| | (HEX) | NAME | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0x03 (ch 0)<br>0x13 (ch 1)<br>0x23 (ch 2)<br>0x33 (ch 3)<br>0x43 (ch 4)<br>0x53 (ch 5) | Alarm Status<br>(read only) | Reserved | PRBSLS_n | DLOS_n | ALOS_n | Reserved | RLOL_n | RLOS_n | DMO_n | | 0x04 (ch 0)<br>0x14 (ch 1)<br>0x24 (ch 2)<br>0x34 (ch 3)<br>0x44 (ch 4)<br>0x54 (ch 5) | Transmit<br>Control<br>(read/write) | Reserved | | TxMON_n | INSPRBS<br>_n | Reserved | TAOS_n | TxCLKINV<br>_n | TxLEV_n | | 0x05 (ch 0)<br>0x15 (ch 1)<br>0x25 (ch 2)<br>0x35 (ch 3)<br>0x45 (ch 4)<br>0x55 (ch 5) | Receive<br>Control<br>(read/write) | Res | erved | DLOSDIS<br>_n | ALOSDIS<br>_n | RxCLKIN<br>V_n | LOSMUT_<br>n | RxMON_n | REQEN_<br>n | | 0x06 (ch 0)<br>0x16 (ch 1)<br>0x26 (ch 2)<br>0x36 (ch 3)<br>0x46 (ch 4)<br>0x56 (ch 5) | Block Control<br>(read/write) | Reserved | CLKOUTE<br>N_n | PRBSEN_<br>0 | RLB_n | LLB_n | E3_n | STS1/<br>DS3_n | SR/DR_n | | 0x07 (ch 0)<br>0x17 (ch 1)<br>0x27 (ch 2)<br>0x37 (ch 3)<br>0x47 (ch 4)<br>0x57 (ch 5) | Jitter<br>Attenuator<br>Control<br>(read/write) | Reserved | | | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x0A (ch 0)<br>0x1A (ch 1)<br>0x2A (ch 2)<br>0x3A (ch 3)<br>0x4A (ch 4)<br>0x5A (ch 5) | PRBS Error<br>Count Reg.<br>MSB | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0B (ch 0)<br>0x1B (ch 1)<br>0x2B (ch 2)<br>0x3B (ch 3)<br>0x4B (ch 4)<br>0x5B (ch 5) | PRBS Error<br>Count Reg.<br>LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0C (ch 0)<br>0x1C (ch 1)<br>0x2C (ch 2)<br>0x3C (ch 3)<br>0x4C (ch 4)<br>0x5C (ch 5) | PRBS Error<br>Count Holding<br>Register | | | | | | | | | TABLE 18: REGISTER MAP DESCRIPTION - CHANNEL N | Address<br>(Hex) | Түре | REGISTER<br>NAME | BIT# | SYMBOL | DESCRIPTION | DEFAULT<br>VALUE | |-------------------------------------------------------------------------|------------|---------------------|-------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | | D0 | DMOIE_n | If the Driver Monitor (connected to the output of the channel) detects the absence of pulses for 128 consecutive cycles, it will set the interrupt flag if this bit has been set. | 0 | | 0x01 (ch 0)<br>0x11 (ch 1) | R/W | Interrupt<br>Enable | D1 | RLOSIE_n | This flag will allow a loss of receive signal(for that channel) to send an interrupt to the Host when this bit is set. | 0 | | 0x21 (ch 2)<br>0x31 (ch 3)<br>0x41 (ch 4) | | (source<br>level) | D2 | RLOLIE_n | This flag will allow a loss of lock condition to send an interrupt to the Host when this bit is set. | 0 | | 0x51 (ch 5) | | | D3 | Reserved | This bit is Reserved. | 0 | | | | | D4 | PRBSERIE<br>_n | Set this bit to enable the interrupt when the PRBS error is detected. | 0 | | | | | D5 | PRBSERC<br>NTIE_n | Set this bit to enable the interrupt when the PRBS error count register saturates. | 0 | | | | | D6-D7 | | Reserved | | | | | | D0 | DMOIS_n | If the Drive monitor circuot detects the absence of pulses for 128 consecutive cycles, t will set this interrupt status flag (if enabled) This bit is set on a change of state of the DMO circuit. | 0 | | 0x02 (ch 0) | Reset | | D1 | RLOSIS_n | This flag will indicate a change of "loss of Receive signal" to the Host when this bit is set. | 0 | | 0x12 (ch 1)<br>0x22 (ch 2)<br>0x32 (ch 3)<br>0x42 (ch 4)<br>0x52 (ch 5) | on<br>Read | | D2 | RLOLIS_n | This flag will allow a change in the loss of lock condition to send an interrupt to the Host when this bit is enabled.Loss of lock is defined as a difference of greater than 0.5% between the recovered clock and the channel's reference clock. Any change (return to lock) will trigger the interrupt status flag again. | 0 | | | | | D3 | Reserved | This bit is Reserved. | 0 | | | | | D4 | PRBSERIS<br>_n | This bit is set when the PRBS error occurs. | 0 | | | | | D5 | PRBSERC<br>NTIS_n | This bit is set when the PRBS error count register saturates. | 0 | | D7-D6 Reserved | | | | | | | ## TABLE 18: REGISTER MAP DESCRIPTION - CHANNEL N | Address<br>(Hex) | Түре | REGISTER<br>NAME | BIT# | SYMBOL | DESCRIPTION | DEFAULT<br>VALUE | |----------------------------------------------------------|--------------|------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | | D0 | DMO_n | This bit is set when no transitions on the TTIP/TRING have been detected for 128 ± 32 TxCLK periods.It will be cleared when pulses resume. | 0 | | | | | D1 | RLOS_n | This bit is set every time the receiver declares an LOS condition. It will be cleared when the signal is recognized again. | 0 | | 0x03 (ch 0)<br>0x13 (ch 1)<br>0x23 (ch 2)<br>0x33 (ch 3) | Read<br>Only | Alarm Status | D2 | RLOL_n | This bit is set when the detected clock is greater than 0.5% oof frequency from the reference clock.By definition, the two frequencies are "not in lock" with each other. It will be cleared when they are "in lock" again | 0 | | 0x43 (ch 4) | | | D3 | Reserved | This bit is Reserved. | 0 | | 0x03 (G1 0) | 0x53 (ch 5) | | D4 | ALOS_n | This bit is set when the receiver declares that the Analog signal has degraded to the point that the signal has been lost. | 0 | | | | | D5 | DLOS_n | This bit is set when no input signals have been received for 10 to 255 bit times in E3 or 100 to 250 bit times in DS3 or STS-1 modes. This is a complete lack of incoming pulses rather than signal attenuation (ALOS). It should be noted that this time period is built into the Analog detector for E3 mode. Even though DS3/STS-1 mode does not require analog detection level, but it is provided and could help to determine the "quality of the line" for DS/STS-1 applications. | 0 | | | | | D6 | PRBSLS_n | This bit is set when the PRBS detector has been enabled and it is not in sync with the incoming data pattern. Once the sync is achieved, it will be cleared. | 0 | | | | | D7 | | Reserved | | TABLE 18: REGISTER MAP DESCRIPTION - CHANNEL N | Address<br>(Hex) | Түре | REGISTER<br>NAME | BIT# | SYMBOL | DESCRIPTION | DEFAULT<br>VALUE | |----------------------------------------------------------|------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | | D0 | TxLEV_n | This bit should be set when the transmitter is driving a line greater than 225 feet in the DS3 or STS-1 modes. It is not active in E3 mode. | 0 | | | | | D1 | TxCLKINV<br>_n | Set this bit to sample the data on TPOS/TNEG pins on the rising edge of TxCLK.Default is to sample on the falling edge of TxCLK. | 0 | | 0x04 (ch 0)<br>0x14 (ch 1)<br>0x24 (ch 2)<br>0x34 (ch 3) | R/W | Transmit<br>Control | D2 | TAOS_n | This bit should be set to transmit a continuous "all ones" data pattern. Timing will come from TxCLK if available otherwise from channel reference clock. | 0 | | 0x44 (ch 4)<br>0x54 (ch 5) | | | D3 | | Reserved | | | 0.04 (01.5) | | | D4 | INSPRBS_<br>n | This bit causes a single bit error to be inserted in the transmitted PRBS pattern if the PRBS generator/ detector has been enabled. | 0 | | | | | D5 | TxMON_n | When set, this bit enables the DMO circuit to monitor its own channel's transmit driver. Otherwise, it uses the MTIP/MRING pins to monitor another channel or device. | 0 | | | | | D7-D6 | | Reserved | | | | | | D0 | REQEN_n | This bit enables the Receiver Equalizer. When set, the equalizer boosts the high frequency components of the signal to make up for cable losses. Note: See section 5.01 for detailed description. | 0 | | 0x05 (ch 0)<br>0x15 (ch 1)<br>0x25 (ch 2) | | Receive<br>Control | D1 | RxMON_n | Set this bit to place the Receiver in the monitoring mode. In this mode, it can process signals (at RTIP/RRING) with 20dB of flat loss. This mode allows the channel to act as monitor of aline without loading the circuit. | 0 | | 0x35 (ch 3)<br>0x45 (ch 4)<br>0x55 (ch 5) | | | D2 | LOSMUT_<br>n | When set, the data on RPOS/RNEG is forced to zero when LOS occurs. Thus any residual noise on the line is not output as spurious data. Note: If this bit has been set, it will remain set evan | 0 | | | | | D3 | RxCLKINV<br>_n | after the LOS condition is cleared. When this bit is set, RPOS and RNEG will change on the falling edge of RCLK.Default is for the data to change on the rising edge of RCLK and be sampled by the terminal equipment on the falling edge of RCLK. | 0 | | | | | D4 | ALOSDIS_<br>n | This bit is set to disable the ALOS detector. This flag and the DLOSDIS are normally used in diagnostic mode. Normal operation of DS3 and STS-1 would have ALOS disabled. | 0 | | | | | This bit disables the digital LOS detector. This would normally be disabled in E3 mode as E3 is a function of the level of the input. | 0 | | | | | | | D7-D6 | | Reserved | | # SIX CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT TABLE 18: REGISTER MAP DESCRIPTION - CHANNEL N | Address<br>(Hex) | Түре | REGISTER<br>NAME | BIT# | SYMBOL | | DESCRIPT | TION | DEFAULT<br>VALUE | |----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------| | | | | D0 | SR/DR_n | mitter in Sing | Setting this bit configures the Receiver and Transmitter in Single-Rail (NRZ) mode. Note: See section 4.0 for detailed description. | | | | | | | D1 | STS-1/<br>DS3_n | mode. Note: This b | J | ne channel into STS-1 and if the channel is con- | 0 | | | | | D2 | E3_n | Setting this bi | t configures the | channel in E3 mode. | 0 | | 0x06 (ch 0)<br>0x16 (ch 1) | R/W | Block Con-<br>trol | D3 | LLB_n | Setting this bi back mode. | 0 | | | | 0x26 (ch 2)<br>0x36 (ch 3)<br>0x46 (ch 4)<br>0x56 (ch 5) | | | D4 | RLB_n | | This bit along with LLB_n determine the diagnostic mode as shown in the table below. | | | | ( ) | | | | | RLB_n | LLB_n | Loopback Mode | | | | | | | | 0 | 0 | Normal Operation | | | | | | | | 0 | 1 | Analog Local | | | | | | | | 1 | 0 | Remote | | | | | | | | 1 | 1 | Digital | | | | D5 PRBSEN_ Setting this bit enables the PRBS generator/detector. When in E3 mode, an unframed 2 <sup>23</sup> -1 pattern is used. For DS3 and STS-1, unframed 2 <sup>15</sup> -1 pattern is used. This mode of operation will use TCLK for timing. One should insure that a stable frequency is provided. Looping this signal back to its own receive channel and using RCLK to generate TCLK will cause an unstable condition and should be avoided. D6 CLKOUTE Set this bit to enable the CLKOUTs on a per channel basis. The frequency of the output clock is dependent on the configuration of the channels, either E3 DS3 or STS-1. | | framed 2 <sup>23</sup> -1 pattern is a framed 2 <sup>15</sup> -1 pattern is a will use TCLK for tima stable frequency is back to its own receive o generate TCLK will | 0 | | | | | | | | | 0 | | | | | | | | | | D7 | | • | Reserve | d | | | Address<br>(Hex) | Түре | REGISTER<br>NAME | BIT# | SYMBOL | DESCRIPTION | DEFAULT<br>VALUE | |----------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|-------|----------|-----------------------|------------------| | | | | D0 | Reserved | This bit is Reserved. | 0 | | | | | D1 | Reserved | This bit is Reserved. | 0 | | | | | D2 | Reserved | This bit is Reserved. | 0 | | | 27 (ch 2)<br>37 (ch 3)<br>47 (ch 4) | D3 Reserved This bit is Reserved. D4 Reserved This bit is Reserved. | D3 | Reserved | This bit is Reserved. | 0 | | 0.07(1.0) | | | 0 | | | | | 0x07 (ch 0)<br>0x17 (ch 1)<br>0x27 (ch 2)<br>0x37 (ch 3)<br>0x47 (ch 4)<br>0x57 (ch 5) | | Jitter<br>Attenuator | D7-D5 | | Reserved | | ## 8.0 ELECTRICAL CHARACTERISTICS TABLE 19: ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | MIN | MAX | UNITS | COMMENTS | |-------------------|-------------------------------|------|-----|------------------|-----------------------------------------------| | $V_{DD}$ | Supply Voltage | -0.5 | 6.0 | V | Note 1 | | V <sub>IN</sub> | Input Voltage at any Pin | -0.5 | 5.5 | V | Note 1 | | I <sub>IN</sub> | Input current at any pin | | 100 | mA | Note 1 | | S <sub>TEMP</sub> | Storage Temperature | -65 | 150 | 0C | Note 1 | | A <sub>TEMP</sub> | Ambient Operating Temperature | -40 | 85 | 0C | linear airflow 0 ft./min | | Theta JA | Thermal Resistance | | 23 | <sup>0</sup> C/W | linear air flow 0ft/min<br>(See Note 3 below) | | M <sub>LEVL</sub> | Exposure to Moisture | 4 | | level | EIA/JEDEC<br>JESD22-A112-A | | ESD | ESD Rating | 2000 | | V | Note 2 | ### Notes: - 1. Exposure to or operating near the Min or Max values for extended period may cause permanent failure and impair reliability of the device. - 2. ESD testing method is per MIL-STD-883D,M-3015.7 - 3. With Linear Air flow of 200 ft/min, reduce Theta JA by 20%, Theta JC is unchanged. TABLE 20: DC ELECTRICAL CHARACTERISTICS: | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNITS | |------------------|----------------------------------------------|-------|------|-------|-------| | $DV_DD$ | Digital Supply Voltage | 3.135 | 3.3 | 3.465 | V | | AV <sub>DD</sub> | Analog Supply Voltage | 3.135 | 3.3 | 3.465 | V | | I <sub>CC</sub> | Supply current requirements | | 725 | 850 | mA | | P <sub>DD</sub> | Power Dissipation | | 2.64 | 2.93 | W | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | 2.0 | | 5.5 | V | | V <sub>OL</sub> | Output Low Voltage, I <sub>OUT</sub> = - 4mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage, I <sub>OUT</sub> = 4 mA | 2.4 | | | V | | IL | Input Leakage Current <sup>1</sup> | | | ±10 | μΑ | | C <sub>I</sub> | Input Capacitance | | | 10 | pF | | C <sub>L</sub> | Load Capacitance | | | 10 | pF | ## Notes: - 1. Not applicable for pins with pull-up or pull-down resistors. - 2. The Digital inputs are TTL 5V compliant. **X** EXAR ## **APPENDIX A** **TABLE 21: TRANSFORMER RECOMMENDATIONS** | PARAMETER | Value | |--------------------|-----------| | Turns Ratio | 1:1 | | Primary Inductance | 40 μΗ | | Isolation Voltage | 1500 Vrms | | Leakage Inductance | 0.6 μΗ | **TABLE 22: TRANSFORMER DETAILS** | PART NUMBER | VENDOR | Insulation | PACKAGE TYPE | |-------------|------------|------------|-----------------| | PE-68629 | PULSE | 3000 V | Large Thru-hole | | PE-65966 | PULSE | 1500 V | Small Thru-hole | | PE-65967 | PULSE | 1500 V | SMT | | T 3001 | PULSE | 1500 V | SMT | | TG01-0406NS | HALO | 1500 V | SMT | | TTI 7601-SM | TransPower | 1500 V | SMT | ## TRANSFORMER VENDOR INFORMATION ## **Pulse** # **Corporate Office** 12220 World Trade Drive San Diego, CA 92128 Tel: (858)-674-8100 FAX: (858)-674-8262 ## **Europe** 1 & 2 Huxley Road The Surrey Research Park Guildford, Surrey GU2 5RE United Kingdom Tel: 44-1483-401700 FAX: 44-1483-401701 **XY** EXAR ## Asia 150 Kampong Ampat #07-01/02 KA Centre Singapore 368324 Tel: 65-287-8998 Website: http://www.pulseeng.com **Halo Electronics Corporate Office** P.O. Box 5826 Redwood City, CA 94063 Tel: (650)568-5800 FAX: (650)568-6165 Email: info@haloelectronics.com Website: http://www.haloelectronics.com Transpower Technologies, Inc. **Corporate Office** Park Center West Building 9805 Double R Blvd, Suite # 100 Reno, NV 89511 (800)500-5930 or (775)852-0140 Email: info@trans-power.com Website: http://www.trans-power.com ## ORDERING INFORMATION | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |-------------|---------------------------|-----------------------------| | XRT73R06IB | 217 Lead BGA (23 x 23 mm) | - 40°C to + 85°C | ### PACKAGE DIMENSIONS - 23 X 23 MM 217 LEAD BGA PACKAGE ### **REVISIONS** | REVISION | DATE | COMMENTS | | | | |----------|----------|----------------------------------------------------------------------------------------|--|--|--| | P1.0.0 | 07/15/04 | First release of the preliminary datasheet. | | | | | 1.0.0 | 12/16/04 | Release to production. Added Power Dissapation and Power Supply Current to electrical. | | | | ## NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2004 EXAR Corporation Datasheet December 2004. Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.