

## **GbE and Telecom Rate Network Interface Synchronizer**

Short Form Data Sheet

July 2009

#### **Features**

- Provides synchronous clocks for network interface cards that support synchronous Ethernet (SyncE) in addition to telecom interfaces (T1/E1, DS3/E3, etc.)
- Supports the requirements of ITU-T G.8262 for Synchronous Ethernet equipment slave clocks (EEC option 1 and 2)
- Synchronizes to telecom reference clocks (2 kHz, N\*8 kHz up to 77.76 MHz) or to Ethernet reference clocks (25 MHz, 50 MHz, 62.5 MHz, 125 MHz, and 155.52 MHz)
- Generates Ethernet clocks (12.5 MHz, 25 MHz, 50 MHz, 62.5 MHz, or 125 MHz)
- Programmable telecom synthesizer generates clock frequencies of any multiple of 8 kHz up to 100 MHz
- Selectable loop bandwidth of 14 Hz, 28 Hz, 890 Hz, or 0.1 Hz
- Generates several styles of output frame pulses with selectable pulse width, polarity and frequency
- Provides 3 sync inputs for output frame pulse alignment
- Flexible input reference monitoring automatically disqualifies references based on frequency and phase irregularities

#### Ordering Information

ZL30136GGG 64 Pin CABGA Trays ZL30136GGG2 64 Pin CABGA\* Trays \*Pb Free Tin/Silver/Copper

- -40°C to +85°C
- Supports automatic hitless reference switching and short term holdover during loss of reference inputs
- DPLL can be configured to provide synchronous or asynchronous clock outputs
- Configurable through a serial interface (SPI or I<sup>2</sup>C)
- Supports IEEE 1149.1 JTAG Boundary Scan

### **Applications**

- GbE network interface cards that support synchronous Ethernet (SyncE)
- GPON ONT/ONU
- T1/E1 line cards
- DS3/E3 line cards



Figure 1 - Functional Block Diagram

## 1.0 Change Summary

Changes from September 2008 issue to July 2009 issue.

| Page | Item                          | Change                                                           |
|------|-------------------------------|------------------------------------------------------------------|
| 3    | p_clk maximum clock frequency | Changed max frequency of the P0 clock from 77.76 MHz to 100 MHz. |

Changes from February 2008 issue to September 2008 issue.

| Page | Item                 | Change                          |  |  |
|------|----------------------|---------------------------------|--|--|
|      | Ordering Information | Corrected ordering part number. |  |  |

## **Pin Description**

| Pin#           | Name                            | I/O<br>Type    | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|----------------|---------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Input I        | Reference                       | •              |                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| B1<br>A3<br>B4 | ref0<br>ref1<br>ref2            | I <sub>u</sub> | Input References 2:0 (LVCMOS, Schmitt Trigger). These input references are available to the DPLL for synchronizing output clocks. All three input references can lock to 2 kHz or any multiple of 8 kHz up to 77.76 MHz including 25 MHz and 50 MHz. Input ref0 and ref1 have additional configurable pre-dividers allowing input frequencies of 62.5 MHz, 125 MHz, and 155.52 MHz. These pins are internally pulled up to $V_{\rm dd}$ . |  |  |  |
| A1<br>A2<br>A4 | sync0<br>sync1<br>sync2         | l <sub>u</sub> | Frame Pulse Synchronization References 2:0 (LVCMOS, Schmitt Trigger). These are optional frame pulse synchronization inputs associated with input references 0, 1 and 2. These inputs accept frame pulses in a clock format (50% duty cycle) or a basic frame pulse format with minimum pulse width of 5 ns. These pins are internally pulled up to $V_{\rm dd}$ .                                                                        |  |  |  |
| Outpu          | t Clocks and Fra                | me Puls        | ses                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| D8             | eth_clk                         | 0              | <b>Network Output Clock (LVCMOS).</b> This output can be configured to provide any of the Ethernet clock rates: 12.5 MHz, 25 MHz, 50 MHz, 62.5 MHz, or 125 MHz.                                                                                                                                                                                                                                                                           |  |  |  |
| G8             | p_clk                           | 0              | Programmable Telecom Synthesizer - Output Clock (LVCMOS). This output can be configured to provide telecom clock rates in multiples of 8 kHz up to 100 MHz. The default frequency for this output is 2.048 MHz.                                                                                                                                                                                                                           |  |  |  |
| G7             | p_fp                            | 0              | <b>Programmable Telecom Synthesizer - Output Frame Pulse (LVCMOS).</b> This output can be configured to provide virtually any style of output frame pulse. The default frequency for this frame pulse output is 8 kHz.                                                                                                                                                                                                                    |  |  |  |
| Contro         | ol                              |                |                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| G5             | rst_b                           | I              | Reset (LVCMOS, Schmitt Trigger). A logic low at this input resets the device. To ensure proper operation, the device must be reset after power-up. Reset should be asserted for a minimum of 300 ns.                                                                                                                                                                                                                                      |  |  |  |
| B2             | mode                            | I <sub>u</sub> | <b>DPLL Mode Select (LVCMOS, Schmitt Trigger).</b> During reset, the level on this pin determines the default mode of operation for DPLL (Normal=0 or Freerun=1). After reset, the mode of operation can be controlled directly with this pin, or by accessing the dpll_modesel register (0x1F) through the serial interface. This pin is internally pulled up to Vdd.                                                                    |  |  |  |
| Status         | }                               |                |                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| E1             | lock                            | 0              | <b>Lock Indicator (LVCMOS).</b> This is the lock indicator pin for DPLL. This output goes high when the DPLL's output is frequency and phase locked to the input reference.                                                                                                                                                                                                                                                               |  |  |  |
| H1             | hold                            | 0              | <b>Holdover Indicator (LVCMOS).</b> This pin goes high when the DPLL enters the holdover mode.                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Serial         | Interface (SPI/I <sup>2</sup> C | C)             | ·                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| C1             | sck/scl                         | I/B            | Clock for Serial Interface (LVCMOS). Serial interface clock. When $i2c_en = 0$ , this pin acts as the sck pin for the serial interface. When $i2c_en = 1$ , this pin acts as the scl pin (bidirectional) for the $I^2C$ interface.                                                                                                                                                                                                        |  |  |  |
|                |                                 |                |                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |

| Pin#   | Name             | I/O<br>Type    | Description                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|--------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| D2     | si/sda           | I/B            | <b>Serial Interface Input (LVCMOS).</b> Serial interface data pin. When i2c_en = 0, this pin acts as the si pin for the serial interface. When i2c_en = 1, this pin acts as the sda pin (bidirectional) for the I <sup>2</sup> C interface.                                                                                             |  |  |  |  |
| D1     | so               | 0              | Serial Interface Output (LVCMOS). Serial interface data output. When i2c_er 0, this pin acts as the so pin for the serial interface. When i2c_en = 1, this pin unused and should be left unconnected.                                                                                                                                   |  |  |  |  |
| C2     | cs_b/asel0       | I <sub>u</sub> | Chip Select for SPI/Address Select 0 for $I^2C$ (LVCMOS). When $i2c_en = 0$ , this pin acts as the chip select pin (active low) for the serial interface. When $i2c_en = 1$ , this pin acts as the asel0 pin for the $I^2C$ interface.                                                                                                  |  |  |  |  |
| E2     | int_b            | 0              | <b>Interrupt Pin (LVCMOS).</b> Indicates a change of device status prompting the processor to read the enabled interrupt service registers (ISR). This pin is an open drain, active low and requires an external pulled-up to Vdd.                                                                                                      |  |  |  |  |
| H2     | i2c_en           | I <sub>u</sub> | <b>I<sup>2</sup>C Interface Enable (LVCMOS).</b> If set high, the I <sup>2</sup> C interface is enabled, if set low the SPI interface is enabled. Internally pull-up to Vdd.                                                                                                                                                            |  |  |  |  |
| APLL   | APLL Loop Filter |                |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| A5     | apll_filter      | Α              | External Analog PLL Loop Filter Terminal.                                                                                                                                                                                                                                                                                               |  |  |  |  |
| B5     | filter_ref0      | Α              | Analog PLL External Loop Filter Reference.                                                                                                                                                                                                                                                                                              |  |  |  |  |
| C5     | filter_ref1      | Α              | Analog PLL External Loop Filter Reference.                                                                                                                                                                                                                                                                                              |  |  |  |  |
| JTAG a | and Test         | '              |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| G4     | tdo              | 0              | <b>Test Serial Data Out (Output).</b> JTAG serial data is output on this pin on the falling edge of tck. This pin is held in high impedance state when JTAG scan is not enabled.                                                                                                                                                        |  |  |  |  |
| G2     | tdi              | l <sub>u</sub> | <b>Test Serial Data In (Input).</b> JTAG serial test instructions and data are shifted in on this pin. This pin is internally pulled up to Vdd. If this pin is not used then should be left unconnected.                                                                                                                                |  |  |  |  |
| G3     | trst_b           | I <sub>u</sub> | <b>Test Reset (LVCMOS).</b> Asynchronously initializes the JTAG TAP controller by putting it in the Test-Logic-Reset state. This pin should be pulsed low on power-up to ensure that the device is in the normal functional state. This pin is internally pulled up to Vdd. If this pin is not used then it should be connected to GND. |  |  |  |  |
| НЗ     | tck              | I              | <b>Test Clock (LVCMOS):</b> Provides the clock to the JTAG test logic. If this pin is not used then it should be pulled down to GND.                                                                                                                                                                                                    |  |  |  |  |
| F2     | tms              | l <sub>u</sub> | <b>Test Mode Select (LVCMOS).</b> JTAG signal that controls the state transitions of the TAP controller. This pin is internally pulled up to $V_{DD}$ . If this pin is not used then it should be left unconnected.                                                                                                                     |  |  |  |  |
| Master | Clock            |                |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| H4     | osci             | I              | Oscillator Master Clock Input (LVCMOS). This input accepts a 20 MHz reference from a clock oscillator (XO) or crystal XTAL. The stability and accuracy of the clock at this input determines the free-run accuracy and the long term holdover stability of the output clocks.                                                           |  |  |  |  |
| H5     | osco             | 0              | Oscillator Master Clock Output (LVCMOS). This pin must be left unconnected when the osci pin is connected to a clock oscillator.                                                                                                                                                                                                        |  |  |  |  |

| Pin#                                               | Name               | I/O<br>Type      | Description                                                  |  |  |  |
|----------------------------------------------------|--------------------|------------------|--------------------------------------------------------------|--|--|--|
| Miscel                                             | Miscellaneous      |                  |                                                              |  |  |  |
| F5                                                 | IC                 |                  | Internal Connection. Leave unconnected.                      |  |  |  |
| H6                                                 | IC                 |                  | Internal Connection. Connect to ground.                      |  |  |  |
| A7<br>B3<br>B8<br>D7<br>H7                         | NC                 |                  | No Connection. Leave unconnected.                            |  |  |  |
| Power                                              | and Ground         |                  |                                                              |  |  |  |
| C3<br>C8<br>E8<br>F6<br>F8<br>G6<br>H8             | V <sub>DD</sub>    | P<br>P<br>P<br>P | Positive Supply Voltage. +3.3V <sub>DC</sub> nominal.        |  |  |  |
| E6<br>F3                                           | $V_{CORE}$         | P<br>P           | Positive Supply Voltage. +1.8V <sub>DC</sub> nominal.        |  |  |  |
| B7<br>C4                                           | $AV_DD$            | P<br>P           | Positive Analog Supply Voltage. +3.3V <sub>DC</sub> nominal. |  |  |  |
| B6<br>C7<br>F1                                     | AV <sub>CORE</sub> | P<br>P<br>P      | Positive Analog Supply Voltage. +1.8V <sub>DC</sub> nominal. |  |  |  |
| D3<br>D4<br>D5<br>D6<br>E3<br>E4<br>E5<br>E7<br>F4 | V <sub>SS</sub>    | G<br>G<br>G      | Ground. 0 Volts.                                             |  |  |  |
| A6<br>A8<br>C6<br>G1                               | AV <sub>SS</sub>   | G<br>G<br>G      | Analog Ground. 0 Volts.                                      |  |  |  |

- I Input
- I<sub>d</sub> Input, Internally pulled down
- I<sub>u</sub> Input, Internally pulled up
- O Output
- A Analog
- P Power
- G Ground

## 2.0 Pin Diagram

| TOP VIEW |                    |                |                    |                      |                    |                       |                             |                       |
|----------|--------------------|----------------|--------------------|----------------------|--------------------|-----------------------|-----------------------------|-----------------------|
| 1        | 1                  | 2              | 3                  | 4                    | 5                  | 6                     | 7                           | 8                     |
| А        | sync0              | Sync1          | ref1               | Sync2                | apll_filter        | O<br>AV <sub>SS</sub> | NC                          | O<br>AV <sub>SS</sub> |
| В        | ref0               | mode           | NC                 | ref2                 | filter_ref0        | AV <sub>CORE</sub>    | $\bigcirc$ AV <sub>DD</sub> | NC                    |
| С        | sck/<br>scl        | cs_b/<br>asel0 | $\bigvee_{V_{DD}}$ | $\bigcap_{AV_DD}$    | filter_ref1        | O<br>AV <sub>SS</sub> | AV <sub>CORE</sub>          | $\bigvee_{V_{DD}}$    |
| D        | so                 | si/<br>sda     | $\bigvee_{V_{SS}}$ | O <sub>VSS</sub>     | O <sub>Vss</sub>   | $\bigvee_{V_{SS}}$    | O<br>NC                     | eth_clk               |
| E        | lock               | int_b          | $\bigvee_{V_{SS}}$ | O <sub>VSS</sub>     | $\bigcup_{V_{SS}}$ | V <sub>CORE</sub>     | $\bigvee_{V_{SS}}$          | $\bigvee_{V_{DD}}$    |
| F        | AV <sub>CORE</sub> | tms            | V <sub>CORE</sub>  | O<br>V <sub>SS</sub> | IC                 | $\bigvee_{V_{DD}}$    | O<br>V <sub>SS</sub>        | $\bigvee_{V_{DD}}$    |
| G        | AV <sub>SS</sub>   | tdi            | trst_b             | tdo                  | rst_b              | $\bigvee_{V_{DD}}$    | $\bigcup_{p_{-}fp}$         | p_clk                 |
| Н        | hold               | i2c_en         | tck                | osci                 | osco               | IC                    | NC                          | $\bigvee_{V_{DD}}$    |

- A1 corner is identified by metallized markings.

#### 3.0 High Level Overview

The ZL30136 GbE and Telecom Rate Network Interface Synchronizer is a highly integrated device that provides timing for network interface cards. The DPLL is capable of locking to one of three input references and provides standard Ethernet clock rates for synchronizing Ethernet PHYs, and a highly programmable clock and frame pulse for telecom interfaces such as T1/E1, DS3/E3, etc...

This device is ideally suited for systems with network interface cards that are synchronized to a centralized telecom backplane. The ZL30136 synchronizes to backplane clocks and generates a synchronized and jitter attenuated Ethernet clock and a PDH clock. A typical application is shown in Figure 2. In this application, the ZL30136 translates a 19.44 MHz clock from the telecom backplane to an Ethernet clock rate for the GbE PHY and filters the jitter to ensure compliance with related clock standards. A programmable synthesizer provides PDH clocks with multiples of 8 kHz for generating PDH interface clocks. The ZL30136 allows easy integration of Ethernet line rates with today's telecom backplanes.



Figure 2 - Typical Application of the ZL30136





# For more information about all Zarlink products visit our Web Site at

www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sub>2</sub>C components conveys a license under the Philips I<sub>2</sub>C Patent rights to use these components in and I<sub>2</sub>C System, provided that the system conforms to the I<sub>2</sub>C Standard Specification as defined by Philips.

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

TECHNICAL DOCUMENTATION - NOT FOR RESALE